summaryrefslogtreecommitdiff
path: root/target/linux/ar7-2.6/files/include/asm-mips/ar7/ar7.h
diff options
context:
space:
mode:
authorejka <ejka@3c298f89-4303-0410-b956-a3cf2f4a3e73>2007-03-18 09:40:51 +0000
committerejka <ejka@3c298f89-4303-0410-b956-a3cf2f4a3e73>2007-03-18 09:40:51 +0000
commit8c72b797b421258e17ad6f7afcbc2ab9105e8dc8 (patch)
treefb0fc09dcd691a51fa43e93c3ca1fe4b6ceaaa63 /target/linux/ar7-2.6/files/include/asm-mips/ar7/ar7.h
parent865cfde1ef9a81d05ce7512d9e2bef05d4270732 (diff)
Add ar7-2.6 port (marked as broken for now).
git-svn-id: svn://svn.openwrt.org/openwrt/trunk@6600 3c298f89-4303-0410-b956-a3cf2f4a3e73
Diffstat (limited to 'target/linux/ar7-2.6/files/include/asm-mips/ar7/ar7.h')
-rw-r--r--target/linux/ar7-2.6/files/include/asm-mips/ar7/ar7.h153
1 files changed, 153 insertions, 0 deletions
diff --git a/target/linux/ar7-2.6/files/include/asm-mips/ar7/ar7.h b/target/linux/ar7-2.6/files/include/asm-mips/ar7/ar7.h
new file mode 100644
index 0000000000..fe51a8d67b
--- /dev/null
+++ b/target/linux/ar7-2.6/files/include/asm-mips/ar7/ar7.h
@@ -0,0 +1,153 @@
+/*
+ * $Id$
+ *
+ * Copyright (C) 2006, 2007 OpenWrt.org
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License as published by
+ * the Free Software Foundation; either version 2 of the License, or
+ * (at your option) any later version.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
+ * GNU General Public License for more details.
+ *
+ * You should have received a copy of the GNU General Public License
+ * along with this program; if not, write to the Free Software
+ * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
+ */
+
+#ifndef __AR7_H__
+#define __AR7_H__
+
+#include <asm/addrspace.h>
+#include <linux/delay.h>
+
+#define AR7_REGS_BASE 0x08610000
+
+#define AR7_REGS_MAC0 (AR7_REGS_BASE + 0x0000)
+#define AR7_REGS_EMIF (AR7_REGS_BASE + 0x0800)
+#define AR7_REGS_GPIO (AR7_REGS_BASE + 0x0900)
+#define AR7_REGS_POWER (AR7_REGS_BASE + 0x0a00)
+#define AR7_REGS_WDT (AR7_REGS_BASE + 0x0b00)
+#define AR7_REGS_UART0 (AR7_REGS_BASE + 0x0e00)
+#define AR7_REGS_UART1 (AR7_REGS_BASE + 0x0f00)
+#define AR7_REGS_RESET (AR7_REGS_BASE + 0x1600)
+#define AR7_REGS_VLYNQ0 (AR7_REGS_BASE + 0x1800)
+#define AR7_REGS_VLYNQ1 (AR7_REGS_BASE + 0x1C00)
+#define AR7_REGS_MDIO (AR7_REGS_BASE + 0x1E00)
+#define AR7_REGS_IRQ (AR7_REGS_BASE + 0x2400)
+#define AR7_REGS_MAC1 (AR7_REGS_BASE + 0x2800)
+
+#define AR7_RESET_PEREPHERIAL 0x0
+#define AR7_RESET_SOFTWARE 0x4
+#define AR7_RESET_STATUS 0x8
+
+#define AR7_RESET_BIT_MDIO 22
+
+/* GPIO control registers */
+#define AR7_GPIO_INPUT 0x0
+#define AR7_GPIO_OUTPUT 0x4
+#define AR7_GPIO_DIR 0x8
+#define AR7_GPIO_ENABLE 0xC
+
+#define AR7_GPIO_BIT_STATUS_LED 8
+
+
+/* Interrupts */
+#define AR7_IRQ_UART0 15
+#define AR7_IRQ_UART1 16
+
+struct plat_cpmac_data {
+ int reset_bit;
+ int power_bit;
+ u32 phy_mask;
+ char dev_addr[6];
+};
+
+extern char *prom_getenv(char *envname);
+
+/* A bunch of small bit-toggling functions */
+static inline u32 get_chip_id(void)
+{
+ return *((u16 *)KSEG1ADDR(AR7_REGS_GPIO + 0x14));
+}
+
+static inline int ar7_cpu_freq(void)
+{
+ u16 chip_id = get_chip_id();
+ switch (chip_id) {
+ case 0x5:
+ return 150000000;
+ case 0x18:
+ case 0x2b:
+ return 211968000;
+ default:
+ return 150000000;
+ }
+}
+
+static inline int ar7_bus_freq(void)
+{
+ u16 chip_id = get_chip_id();
+ switch (chip_id) {
+ case 0x5:
+ return 125000000;
+ case 0x18:
+ case 0x2b:
+ return 105984000;
+ default:
+ return 125000000;
+ }
+}
+#define ar7_cpmac_freq ar7_bus_freq
+
+static inline int ar7_has_high_cpmac(void)
+{
+ u16 chip_id = get_chip_id();
+ switch (chip_id) {
+ case 0x18:
+ case 0x2b:
+ return 0;
+ default:
+ return 1;
+ }
+}
+#define ar7_has_high_vlynq ar7_has_high_cpmac
+
+static inline void ar7_device_enable(u32 bit)
+{
+ volatile u32 *reset_reg = (u32 *)KSEG1ADDR(AR7_REGS_RESET + AR7_RESET_PEREPHERIAL);
+ *reset_reg |= (1 << bit);
+ mdelay(20);
+}
+
+static inline void ar7_device_disable(u32 bit)
+{
+ volatile u32 *reset_reg = (u32 *)KSEG1ADDR(AR7_REGS_RESET + AR7_RESET_PEREPHERIAL);
+ *reset_reg &= ~(1 << bit);
+ mdelay(20);
+}
+
+static inline void ar7_device_reset(u32 bit)
+{
+ ar7_device_disable(bit);
+ ar7_device_enable(bit);
+}
+
+static inline void ar7_device_on(u32 bit)
+{
+ volatile u32 *power_reg = (u32 *)KSEG1ADDR(AR7_REGS_POWER);
+ *power_reg |= (1 << bit);
+ mdelay(20);
+}
+
+static inline void ar7_device_off(u32 bit)
+{
+ volatile u32 *power_reg = (u32 *)KSEG1ADDR(AR7_REGS_POWER);
+ *power_reg &= ~(1 << bit);
+ mdelay(20);
+}
+
+#endif