summaryrefslogtreecommitdiff
path: root/target/linux/lantiq/image/EASY80920.dtsi
blob: 660f3cfdfee7324da3e3d718e80c9a8398573714 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
/include/ "vr9.dtsi"

/ {
	chosen {
		bootargs = "console=ttyLTQ0,115200 init=/etc/preinit";
	};

	memory@0 {
		reg = <0x0 0x4000000>;
	};
	
	fpi@10000000 {
		#address-cells = <1>;
		#size-cells = <1>;
		compatible = "lantiq,fpi", "simple-bus";
		ranges = <0x0 0x10000000 0xEEFFFFF>;
		reg = <0x10000000 0xEF00000>;

		localbus@0 {
			#address-cells = <2>;
			#size-cells = <1>;
			compatible = "lantiq,localbus", "simple-bus";
			
		};

		spi@E100800 {
			compatible = "lantiq,spi-xway-broken";
			reg = <0xE100800 0x100>;
			interrupt-parent = <&icu0>;
			interrupts = <22 23 24>;
			#address-cells = <1>;
			#size-cells = <1>;

			m25p80@0 {
				#address-cells = <1>;
				#size-cells = <1>;
				compatible = "s25fl129p0";
				reg = <0 0>;
				linux,modalias = "m25p80", "mx25l3205d";
				spi-max-frequency = <1000000>;

				partition@0 {
					reg = <0x0 0x20000>;
					label = "SPI (RO) U-Boot Image";
					read-only;
				};

				partition@20000 {
					reg = <0x20000 0x10000>;
					label = "ENV_MAC";
					read-only;
				};

				partition@30000 {
					reg = <0x30000 0x10000>;
					label = "DPF";
					read-only;
				};

				partition@40000 {
					reg = <0x40000 0x10000>;
					label = "NVRAM";
					read-only;
				};

				partition@500000 {
					reg = <0x50000 0x003a0000>;
					label = "kernel";
				};
			};
		};

		gpio: pinmux@E100B10 {
			compatible = "lantiq,pinctrl-xr9";
			pinctrl-names = "default";
			pinctrl-0 = <&state_default>;
			
			interrupt-parent = <&icu0>;
			interrupts = <166 135 66 40 41 42 38>;

			#gpio-cells = <2>;
			gpio-controller;
			reg = <0xE100B10 0xA0>;

			state_default: pinmux {
				exin3 {
					lantiq,groups = "exin3";
					lantiq,function = "exin";
				};
				stp {
					lantiq,groups = "stp";
					lantiq,function = "stp";
				};
				spi {
					lantiq,groups = "spi", "spi_cs4";
					lantiq,function = "spi";
				};
				nand {
					lantiq,groups = "nand cle", "nand ale",
							"nand rd", "nand rdy";
					lantiq,function = "ebu";
				};
				mdio {
					lantiq,groups = "mdio";
					lantiq,function = "mdio";
				};
				pci {
					lantiq,groups = "gnt1", "req1";
					lantiq,function = "pci";
				};
				conf_out {
					lantiq,pins = "io24", "io13", "io49", /* nand cle, ale and rd */
							"io4", "io5", "io6", /* stp */
							"io21",
							"io33";
					lantiq,open-drain;
					lantiq,pull = <0>;
					lantiq,output = <1>;
				};
				pcie-rst {
					lantiq,pins = "io38";
					lantiq,pull = <0>;
					lantiq,output = <1>;
				};
				conf_in {
					lantiq,pins = "io39", /* exin3 */
							"io48"; /* nand rdy */
					lantiq,pull = <2>;
				};
			};
		};

		eth@E108000 {
			#address-cells = <1>;
			#size-cells = <0>;
			compatible = "lantiq,xrx200-net";
			reg = <	0xE108000 0x3000 /* switch */
				0xE10B100 0x70 /* mdio */
				0xE10B1D8 0x30 /* mii */
				0xE10B308 0x30 /* pmac */
			>;
			interrupt-parent = <&icu0>;
			interrupts = <73 72>;

			lan: interface@0 {
				compatible = "lantiq,xrx200-pdi";
				#address-cells = <1>;
				#size-cells = <0>;
				reg = <0>;
				mac-address = [ 00 11 22 33 44 55 ];

				ethernet@0 {
					compatible = "lantiq,xrx200-pdi-port";
					reg = <0>;
					phy-mode = "rgmii";
					phy-handle = <&phy0>;
				};
				ethernet@1 {
					compatible = "lantiq,xrx200-pdi-port";
					reg = <1>;
					phy-mode = "rgmii";
					phy-handle = <&phy1>;
				};
				ethernet@2 {
					compatible = "lantiq,xrx200-pdi-port";
					reg = <2>;
					phy-mode = "gmii";
					phy-handle = <&phy11>;
				};
			};

			wan: interface@1 {
				compatible = "lantiq,xrx200-pdi";
				#address-cells = <1>;
				#size-cells = <0>;
				reg = <1>;
				mac-address = [ 00 11 22 33 44 56 ];
				lantiq,wan;
				ethernet@5 {
					compatible = "lantiq,xrx200-pdi-port";
					reg = <5>;
					phy-mode = "rgmii";
					phy-handle = <&phy5>;
				};
			};

			test: interface@2 {
				compatible = "lantiq,xrx200-pdi";
				#address-cells = <1>;
				#size-cells = <0>;
				reg = <2>;
				mac-address = [ 00 11 22 33 44 57 ];
				ethernet@4 {
					compatible = "lantiq,xrx200-pdi-port";
					reg = <4>;
					phynmode0 = "gmii";
					phy-handle = <&phy13>;
				};
			};

			mdio@0 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "lantiq,xrx200-mdio";
				phy0: ethernet-phy@0 {
					reg = <0x0>;
					compatible = "lantiq,phy11g", "ethernet-phy-ieee802.3-c22";
					lantiq,c45-reg-init = <1 0 0 0>; 
				};
				phy1: ethernet-phy@1 {
					reg = <0x1>;
					compatible = "lantiq,phy11g", "ethernet-phy-ieee802.3-c22";
					lantiq,c45-reg-init = <1 0 0 0>; 
				};
				phy5: ethernet-phy@5 {
					reg = <0x5>;
					compatible = "lantiq,phy11g", "ethernet-phy-ieee802.3-c22";
					lantiq,c45-reg-init = <1 0 0 0>; 
				};
				phy11: ethernet-phy@11 {
					reg = <0x11>;
					compatible = "lantiq,phy11g", "ethernet-phy-ieee802.3-c22";
					lantiq,c45-reg-init = <1 0 0 0>; 
				};
				phy13: ethernet-phy@13 {
					reg = <0x13>;
					compatible = "lantiq,phy11g", "ethernet-phy-ieee802.3-c22";
					lantiq,c45-reg-init = <1 0 0 0>; 
				};
			};
		};

		stp: stp@E100BB0 {
			compatible = "lantiq,gpio-stp-xway";
			reg = <0xE100BB0 0x40>;
			#gpio-cells = <2>;
			gpio-controller;

			lantiq,shadow = <0xffff>;
			lantiq,groups = <0x7>;
			lantiq,dsl = <0x3>;
			lantiq,phy1 = <0x7>;
			lantiq,phy2 = <0x7>;
			/* lantiq,rising; */
		};

		ifxhcd@E101000 {
			status = "okay";
			gpios = <&gpio 33 0>;
		};	

		pci@E105400 {
			#address-cells = <3>;
			#size-cells = <2>;
			#interrupt-cells = <1>;
			compatible = "lantiq,pci-xway";
			bus-range = <0x0 0x0>;
			ranges = <0x2000000 0 0x8000000 0x8000000 0 0x2000000   /* pci memory */
				0x1000000 0 0x00000000 0xAE00000 0 0x200000>; /* io space */
			reg = <0x7000000 0x8000         /* config space */
				0xE105400 0x400>;       /* pci bridge */
			lantiq,bus-clock = <33333333>;
			/*lantiq,external-clock;*/
			lantiq,delay-hi = <0>; /* 0ns delay */
			lantiq,delay-lo = <0>; /* 0.0ns delay */
			interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
			interrupt-map = <
				0x7000 0 0 1 &icu0 29 1 // slot 14, irq 29
				>;
			gpios-reset = <&gpio 21 0>;
			req-mask = <0x1>;	/* GNT1 */
		};
	};

	gphy-xrx200 {
		compatible = "lantiq,phy-xrx200";
		firmware = "lantiq/vr9_phy11g_a2x.bin";
		phys = [ 00 01 ];
	};

	gpio-keys-polled {
		compatible = "gpio-keys-polled";
		#address-cells = <1>;
		#size-cells = <0>;
		poll-interval = <100>;
		reset {
			label = "Reset";
			gpios = <&gpio 7 1>;
			linux,code = <0x100>;
		};
		paging {
			label = "paging";
			gpios = <&gpio 11 1>;
			linux,code = <0x100>;
		};
	};

/*	gpio-keys {
		compatible = "gpio-keys";
		wps {
			gpios = <&gpio 2 0>;
			linux,code = <0x100>;
		};
	};*/

	gpio-leds {
		compatible = "gpio-leds";
		
		power {
			label = "power";
			gpios = <&stp 9 0>;
			default-state = "on";
		};
		warning {
			label = "warning";
			gpios = <&stp 22 0>;
		};
		fxs1 {
			label = "fxs1";
			gpios = <&stp 21 0>;
		};
		fxs2 {
			label = "fxs2";
			gpios = <&stp 20 0>;
		};
		fxo {
			label = "fxo";
			gpios = <&stp 19 0>;
		};
		usb1 {
			label = "usb1";
			gpios = <&stp 18 0>;
		};
		usb2 {
			label = "usb2";
			gpios = <&stp 15 0>;
		};
		sd {
			label = "sd";
			gpios = <&stp 14 0>;
		};
		wps {
			label = "wps";
			gpios = <&stp 12 0>;
		};
	};
};