summaryrefslogtreecommitdiff
path: root/target/linux/cns3xxx/patches-3.3/066-pcie_bus_topology.patch
blob: 269a0fbf6c2d11fff07cac7745c4ec3392a76b57 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
--- a/arch/arm/mach-cns3xxx/pcie.c
+++ b/arch/arm/mach-cns3xxx/pcie.c
@@ -79,9 +79,11 @@ static void __iomem *cns3xxx_pci_cfg_bas
 	 * the first device on the same bus as the CNS PCI bridge.
 	 */
 	if (busno == 0) {
-		if (slot > 1)
+		if (slot > 0)
 			return NULL;
 		type = slot;
+	} else if (busno == 1) {
+		type = CNS3XXX_CFG0_TYPE;
 	} else {
 		type = CNS3XXX_CFG1_TYPE;
 	}
@@ -428,8 +430,9 @@ static void __init cns3xxx_pcie_hw_init(
 	if (!cnspci->linked)
 		return;
 
-	/* Set Device Max_Read_Request_Size to 128 byte */
-	devfn = PCI_DEVFN(1, 0);
+	/* Configure Root Complex: Set Device Max_Read_Request_Size to 128 byte */
+	bus.number = 1;
+	devfn = PCI_DEVFN(0, 0);
 	pos = pci_bus_find_capability(&bus, devfn, PCI_CAP_ID_EXP);
 	pci_bus_read_config_word(&bus, devfn, pos + PCI_EXP_DEVCTL, &dc);
 	dc &= ~(0x3 << 12);	/* Clear Device Control Register [14:12] */