516becdece5a9dfb9027142f1b420ba921a3340b
[openwrt.git] / target / linux / brcm63xx / patches-3.10 / 411-MIPS-BCM63XX-Register-SPI-flash-if-present.patch
1 From d135d94b3d1fe599d13e7198d5f502912d694c13 Mon Sep 17 00:00:00 2001
2 From: Jonas Gorski <jonas.gorski@gmail.com>
3 Date: Sun, 3 Jul 2011 15:00:38 +0200
4 Subject: [PATCH 29/60] MIPS: BCM63XX: Register SPI flash if present
5
6 Signed-off-by: Jonas Gorski <jonas.gorski@gmail.com>
7 ---
8  arch/mips/bcm63xx/dev-flash.c                     |   33 +++++++++++++++++++-
9  arch/mips/include/asm/mach-bcm63xx/bcm63xx_regs.h |    2 +
10  2 files changed, 33 insertions(+), 2 deletions(-)
11
12 --- a/arch/mips/bcm63xx/dev-flash.c
13 +++ b/arch/mips/bcm63xx/dev-flash.c
14 @@ -16,9 +16,12 @@
15  #include <linux/mtd/mtd.h>
16  #include <linux/mtd/partitions.h>
17  #include <linux/mtd/physmap.h>
18 +#include <linux/spi/spi.h>
19 +#include <linux/spi/flash.h>
20  
21  #include <bcm63xx_cpu.h>
22  #include <bcm63xx_dev_flash.h>
23 +#include <bcm63xx_dev_hsspi.h>
24  #include <bcm63xx_regs.h>
25  #include <bcm63xx_io.h>
26  
27 @@ -55,6 +58,21 @@ static struct platform_device mtd_dev =
28         },
29  };
30  
31 +static struct flash_platform_data bcm63xx_flash_data = {
32 +       .part_probe_types       = bcm63xx_part_types,
33 +};
34 +
35 +static struct spi_board_info bcm63xx_spi_flash_info[] = {
36 +       {
37 +               .bus_num        = 0,
38 +               .chip_select    = 0,
39 +               .mode           = 0,
40 +               .max_speed_hz   = 781000,
41 +               .modalias       = "m25p80",
42 +               .platform_data  = &bcm63xx_flash_data,
43 +       },
44 +};
45 +
46  static int __init bcm63xx_detect_flash_type(void)
47  {
48         u32 val;
49 @@ -62,6 +80,11 @@ static int __init bcm63xx_detect_flash_t
50         switch (bcm63xx_get_cpu_id()) {
51         case BCM6328_CPU_ID:
52                 val = bcm_misc_readl(MISC_STRAPBUS_6328_REG);
53 +               if (val & STRAPBUS_6328_HSSPI_CLK_FAST)
54 +                       bcm63xx_spi_flash_info[0].max_speed_hz = 33333334;
55 +               else
56 +                       bcm63xx_spi_flash_info[0].max_speed_hz = 16666667;
57 +
58                 if (val & STRAPBUS_6328_BOOT_SEL_SERIAL)
59                         return BCM63XX_FLASH_TYPE_SERIAL;
60                 else
61 @@ -86,6 +109,9 @@ static int __init bcm63xx_detect_flash_t
62                         return BCM63XX_FLASH_TYPE_NAND;
63         case BCM6368_CPU_ID:
64                 val = bcm_gpio_readl(GPIO_STRAPBUS_REG);
65 +               if (val & STRAPBUS_6368_SPI_CLK_FAST)
66 +                       bcm63xx_spi_flash_info[0].max_speed_hz = 20000000;
67 +
68                 switch (val & STRAPBUS_6368_BOOT_SEL_MASK) {
69                 case STRAPBUS_6368_BOOT_SEL_NAND:
70                         return BCM63XX_FLASH_TYPE_NAND;
71 @@ -117,8 +143,14 @@ int __init bcm63xx_flash_register(void)
72  
73                 return platform_device_register(&mtd_dev);
74         case BCM63XX_FLASH_TYPE_SERIAL:
75 -               pr_warn("unsupported serial flash detected\n");
76 -               return -ENODEV;
77 +               if (BCMCPU_IS_6328() || BCMCPU_IS_6362())
78 +                       bcm63xx_spi_flash_info[0].bus_num = 1;
79 +
80 +               if (BCMCPU_IS_6358() || BCMCPU_IS_6368())
81 +                       bcm63xx_flash_data.max_transfer_len = SPI_6358_MSG_DATA_SIZE;
82 +
83 +               return spi_register_board_info(bcm63xx_spi_flash_info,
84 +                                       ARRAY_SIZE(bcm63xx_spi_flash_info));
85         case BCM63XX_FLASH_TYPE_NAND:
86                 pr_warn("unsupported NAND flash detected\n");
87                 return -ENODEV;
88 --- a/arch/mips/include/asm/mach-bcm63xx/bcm63xx_regs.h
89 +++ b/arch/mips/include/asm/mach-bcm63xx/bcm63xx_regs.h
90 @@ -672,6 +672,7 @@
91  #define GPIO_STRAPBUS_REG              0x40
92  #define STRAPBUS_6358_BOOT_SEL_PARALLEL (1 << 1)
93  #define STRAPBUS_6358_BOOT_SEL_SERIAL  (0 << 1)
94 +#define STRAPBUS_6368_SPI_CLK_FAST     (1 << 6)
95  #define STRAPBUS_6368_BOOT_SEL_MASK    0x3
96  #define STRAPBUS_6368_BOOT_SEL_NAND    0
97  #define STRAPBUS_6368_BOOT_SEL_SERIAL  1
98 @@ -1513,6 +1514,7 @@
99  #define STRAPBUS_6362_BOOT_SEL_NAND    (0 << 15)
100  
101  #define MISC_STRAPBUS_6328_REG         0x240
102 +#define STRAPBUS_6328_HSSPI_CLK_FAST   (1 << 4)
103  #define STRAPBUS_6328_FCVO_SHIFT       7
104  #define STRAPBUS_6328_FCVO_MASK                (0x1f << STRAPBUS_6328_FCVO_SHIFT)
105  #define STRAPBUS_6328_BOOT_SEL_SERIAL  (1 << 28)