2 * Atheros AR71xx built-in ethernet mac driver
4 * Copyright (C) 2008 Gabor Juhos <juhosg@openwrt.org>
5 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
7 * Based on Atheros' AG7100 driver
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published
11 * by the Free Software Foundation.
16 #define AG71XX_DEFAULT_MSG_ENABLE \
26 static int ag71xx_debug = -1;
28 module_param(ag71xx_debug, int, 0);
29 MODULE_PARM_DESC(ag71xx_debug, "Debug level (-1=defaults,0=none,...,16=all)");
31 static void ag71xx_dump_regs(struct ag71xx *ag)
33 DBG("%s: mac_cfg1=%08x, mac_cfg2=%08x, ipg=%08x, hdx=%08x, mfl=%08x\n",
35 ag71xx_rr(ag, AG71XX_REG_MAC_CFG1),
36 ag71xx_rr(ag, AG71XX_REG_MAC_CFG2),
37 ag71xx_rr(ag, AG71XX_REG_MAC_IPG),
38 ag71xx_rr(ag, AG71XX_REG_MAC_HDX),
39 ag71xx_rr(ag, AG71XX_REG_MAC_MFL));
40 DBG("%s: mac_ifctl=%08x, mac_addr1=%08x, mac_addr2=%08x\n",
42 ag71xx_rr(ag, AG71XX_REG_MAC_IFCTL),
43 ag71xx_rr(ag, AG71XX_REG_MAC_ADDR1),
44 ag71xx_rr(ag, AG71XX_REG_MAC_ADDR2));
45 DBG("%s: fifo_cfg0=%08x, fifo_cfg1=%08x, fifo_cfg2=%08x\n",
47 ag71xx_rr(ag, AG71XX_REG_FIFO_CFG0),
48 ag71xx_rr(ag, AG71XX_REG_FIFO_CFG1),
49 ag71xx_rr(ag, AG71XX_REG_FIFO_CFG2));
50 DBG("%s: fifo_cfg3=%08x, fifo_cfg3=%08x, fifo_cfg5=%08x\n",
52 ag71xx_rr(ag, AG71XX_REG_FIFO_CFG3),
53 ag71xx_rr(ag, AG71XX_REG_FIFO_CFG4),
54 ag71xx_rr(ag, AG71XX_REG_FIFO_CFG5));
57 static void ag71xx_ring_free(struct ag71xx_ring *ring)
62 dma_free_coherent(NULL, ring->size * sizeof(*ring->descs),
63 ring->descs, ring->descs_dma);
66 static int ag71xx_ring_alloc(struct ag71xx_ring *ring, unsigned int size)
70 ring->descs = dma_alloc_coherent(NULL, size * sizeof(*ring->descs),
80 ring->buf = kzalloc(size * sizeof(*ring->buf), GFP_KERNEL);
92 static void ag71xx_ring_tx_clean(struct ag71xx *ag)
94 struct ag71xx_ring *ring = &ag->tx_ring;
95 struct net_device *dev = ag->dev;
97 while (ring->curr != ring->dirty) {
98 u32 i = ring->dirty % AG71XX_TX_RING_SIZE;
100 if (!ag71xx_desc_empty(&ring->descs[i])) {
101 ring->descs[i].ctrl = 0;
102 dev->stats.tx_errors++;
105 if (ring->buf[i].skb)
106 dev_kfree_skb_any(ring->buf[i].skb);
108 ring->buf[i].skb = NULL;
113 /* flush descriptors */
118 static void ag71xx_ring_tx_init(struct ag71xx *ag)
120 struct ag71xx_ring *ring = &ag->tx_ring;
123 for (i = 0; i < AG71XX_TX_RING_SIZE; i++) {
124 ring->descs[i].next = (u32) (ring->descs_dma +
125 sizeof(*ring->descs) * ((i + 1) % AG71XX_TX_RING_SIZE));
127 ring->descs[i].ctrl = DESC_EMPTY;
128 ring->buf[i].skb = NULL;
131 /* flush descriptors */
138 static void ag71xx_ring_rx_clean(struct ag71xx *ag)
140 struct ag71xx_ring *ring = &ag->rx_ring;
146 for (i = 0; i < AG71XX_RX_RING_SIZE; i++)
147 if (ring->buf[i].skb)
148 kfree_skb(ring->buf[i].skb);
152 static int ag71xx_ring_rx_init(struct ag71xx *ag)
154 struct ag71xx_ring *ring = &ag->rx_ring;
159 for (i = 0; i < AG71XX_RX_RING_SIZE; i++)
160 ring->descs[i].next = (u32) (ring->descs_dma +
161 sizeof(*ring->descs) * ((i + 1) % AG71XX_RX_RING_SIZE));
163 for (i = 0; i < AG71XX_RX_RING_SIZE; i++) {
166 skb = dev_alloc_skb(AG71XX_RX_PKT_SIZE);
173 skb_reserve(skb, AG71XX_RX_PKT_RESERVE);
175 ring->buf[i].skb = skb;
176 ring->descs[i].data = virt_to_phys(skb->data);
177 ring->descs[i].ctrl = DESC_EMPTY;
180 /* flush descriptors */
189 static int ag71xx_ring_rx_refill(struct ag71xx *ag)
191 struct ag71xx_ring *ring = &ag->rx_ring;
195 for (; ring->curr - ring->dirty > 0; ring->dirty++) {
198 i = ring->dirty % AG71XX_RX_RING_SIZE;
200 if (ring->buf[i].skb == NULL) {
203 skb = dev_alloc_skb(AG71XX_RX_PKT_SIZE);
205 printk(KERN_ERR "%s: no memory for skb\n",
210 skb_reserve(skb, AG71XX_RX_PKT_RESERVE);
212 ring->buf[i].skb = skb;
213 ring->descs[i].data = virt_to_phys(skb->data);
216 ring->descs[i].ctrl = DESC_EMPTY;
220 /* flush descriptors */
223 DBG("%s: %u rx descriptors refilled\n", ag->dev->name, count);
228 static int ag71xx_rings_init(struct ag71xx *ag)
232 ret = ag71xx_ring_alloc(&ag->tx_ring, AG71XX_TX_RING_SIZE);
236 ag71xx_ring_tx_init(ag);
238 ret = ag71xx_ring_alloc(&ag->rx_ring, AG71XX_RX_RING_SIZE);
242 ret = ag71xx_ring_rx_init(ag);
246 static void ag71xx_rings_cleanup(struct ag71xx *ag)
248 ag71xx_ring_rx_clean(ag);
249 ag71xx_ring_free(&ag->rx_ring);
251 ag71xx_ring_tx_clean(ag);
252 ag71xx_ring_free(&ag->tx_ring);
255 static void ag71xx_hw_set_macaddr(struct ag71xx *ag, unsigned char *mac)
259 t = (((u32) mac[0]) << 24) | (((u32) mac[1]) << 16)
260 | (((u32) mac[2]) << 8) | ((u32) mac[2]);
262 ag71xx_wr(ag, AG71XX_REG_MAC_ADDR1, t);
264 t = (((u32) mac[4]) << 24) | (((u32) mac[5]) << 16);
265 ag71xx_wr(ag, AG71XX_REG_MAC_ADDR2, t);
268 #define MAC_CFG1_INIT (MAC_CFG1_RXE | MAC_CFG1_TXE | MAC_CFG1_SRX \
271 static void ag71xx_hw_init(struct ag71xx *ag)
273 struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
275 ag71xx_sb(ag, AG71XX_REG_MAC_CFG1, MAC_CFG1_SR);
278 ar71xx_device_stop(pdata->reset_bit);
280 ar71xx_device_start(pdata->reset_bit);
283 ag71xx_wr(ag, AG71XX_REG_MAC_CFG1, MAC_CFG1_INIT);
285 /* TODO: set max packet size */
287 ag71xx_sb(ag, AG71XX_REG_MAC_CFG2,
288 MAC_CFG2_PAD_CRC_EN | MAC_CFG2_LEN_CHECK);
290 ag71xx_wr(ag, AG71XX_REG_FIFO_CFG0, 0x00001f00);
292 ag71xx_mii_ctrl_set_if(ag, pdata->mii_if);
294 ag71xx_wr(ag, AG71XX_REG_FIFO_CFG1, 0x0fff0000);
295 ag71xx_wr(ag, AG71XX_REG_FIFO_CFG2, 0x00001fff);
296 ag71xx_wr(ag, AG71XX_REG_FIFO_CFG4, 0x0000ffff);
297 ag71xx_wr(ag, AG71XX_REG_FIFO_CFG5, 0x0007ffef);
300 static void ag71xx_hw_start(struct ag71xx *ag)
302 /* start RX engine */
303 ag71xx_wr(ag, AG71XX_REG_RX_CTRL, RX_CTRL_RXE);
305 /* enable interrupts */
306 ag71xx_wr(ag, AG71XX_REG_INT_ENABLE, AG71XX_INT_INIT);
309 static void ag71xx_hw_stop(struct ag71xx *ag)
312 ag71xx_wr(ag, AG71XX_REG_RX_CTRL, 0);
313 ag71xx_wr(ag, AG71XX_REG_TX_CTRL, 0);
315 /* disable all interrupts */
316 ag71xx_wr(ag, AG71XX_REG_INT_ENABLE, 0);
319 static int ag71xx_open(struct net_device *dev)
321 struct ag71xx *ag = netdev_priv(dev);
324 ret = ag71xx_rings_init(ag);
328 napi_enable(&ag->napi);
330 netif_carrier_off(dev);
331 ag71xx_phy_start(ag);
333 ag71xx_wr(ag, AG71XX_REG_TX_DESC, ag->tx_ring.descs_dma);
334 ag71xx_wr(ag, AG71XX_REG_RX_DESC, ag->rx_ring.descs_dma);
336 ag71xx_hw_set_macaddr(ag, dev->dev_addr);
340 netif_start_queue(dev);
345 ag71xx_rings_cleanup(ag);
349 static int ag71xx_stop(struct net_device *dev)
351 struct ag71xx *ag = netdev_priv(dev);
354 spin_lock_irqsave(&ag->lock, flags);
356 netif_stop_queue(dev);
360 netif_carrier_off(dev);
363 napi_disable(&ag->napi);
365 spin_unlock_irqrestore(&ag->lock, flags);
367 ag71xx_rings_cleanup(ag);
372 static int ag71xx_hard_start_xmit(struct sk_buff *skb, struct net_device *dev)
374 struct ag71xx *ag = netdev_priv(dev);
375 struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
376 struct ag71xx_ring *ring = &ag->tx_ring;
377 struct ag71xx_desc *desc;
381 i = ring->curr % AG71XX_TX_RING_SIZE;
382 desc = &ring->descs[i];
384 spin_lock_irqsave(&ag->lock, flags);
385 ar71xx_ddr_flush(pdata->flush_reg);
386 spin_unlock_irqrestore(&ag->lock, flags);
388 if (!ag71xx_desc_empty(desc))
392 DBG("%s: packet len is too small\n", ag->dev->name);
396 dma_cache_wback_inv((unsigned long)skb->data, skb->len);
398 ring->buf[i].skb = skb;
400 /* setup descriptor fields */
401 desc->data = virt_to_phys(skb->data);
402 desc->ctrl = (skb->len & DESC_PKTLEN_M);
404 /* flush descriptor */
408 if (ring->curr == (ring->dirty + AG71XX_TX_THRES_STOP)) {
409 DBG("%s: tx queue full\n", ag->dev->name);
410 netif_stop_queue(dev);
413 DBG("%s: packet injected into TX queue\n", ag->dev->name);
415 /* enable TX engine */
416 ag71xx_wr(ag, AG71XX_REG_TX_CTRL, TX_CTRL_TXE);
418 dev->trans_start = jiffies;
423 dev->stats.tx_dropped++;
429 static int ag71xx_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
431 struct mii_ioctl_data *data = (struct mii_ioctl_data *) &ifr->ifr_data;
432 struct ag71xx *ag = netdev_priv(dev);
437 if (ag->phy_dev == NULL)
440 spin_lock_irq(&ag->lock);
441 ret = phy_ethtool_ioctl(ag->phy_dev, (void *) ifr->ifr_data);
442 spin_unlock_irq(&ag->lock);
447 (dev->dev_addr, ifr->ifr_data, sizeof(dev->dev_addr)))
453 (ifr->ifr_data, dev->dev_addr, sizeof(dev->dev_addr)))
460 if (ag->phy_dev == NULL)
463 return phy_mii_ioctl(ag->phy_dev, data, cmd);
472 static void ag71xx_tx_packets(struct ag71xx *ag)
474 struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
475 struct ag71xx_ring *ring = &ag->tx_ring;
478 DBG("%s: processing TX ring\n", ag->dev->name);
480 #ifdef AG71XX_NAPI_TX
481 ar71xx_ddr_flush(pdata->flush_reg);
485 while (ring->dirty != ring->curr) {
486 unsigned int i = ring->dirty % AG71XX_TX_RING_SIZE;
487 struct ag71xx_desc *desc = &ring->descs[i];
488 struct sk_buff *skb = ring->buf[i].skb;
490 if (!ag71xx_desc_empty(desc))
493 ag71xx_wr(ag, AG71XX_REG_TX_STATUS, TX_STATUS_PS);
495 ag->dev->stats.tx_bytes += skb->len;
496 ag->dev->stats.tx_packets++;
498 dev_kfree_skb_any(skb);
499 ring->buf[i].skb = NULL;
505 DBG("%s: %d packets sent out\n", ag->dev->name, sent);
507 if ((ring->curr - ring->dirty) < AG71XX_TX_THRES_WAKEUP)
508 netif_wake_queue(ag->dev);
512 static int ag71xx_rx_packets(struct ag71xx *ag, int limit)
514 struct net_device *dev = ag->dev;
515 struct ag71xx_ring *ring = &ag->rx_ring;
516 #ifndef AG71XX_NAPI_TX
517 struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
522 #ifndef AG71XX_NAPI_TX
523 spin_lock_irqsave(&ag->lock, flags);
524 ar71xx_ddr_flush(pdata->flush_reg);
525 spin_unlock_irqrestore(&ag->lock, flags);
528 DBG("%s: rx packets, limit=%d, curr=%u, dirty=%u\n",
529 dev->name, limit, ring->curr, ring->dirty);
531 while (done < limit) {
532 unsigned int i = ring->curr % AG71XX_RX_RING_SIZE;
533 struct ag71xx_desc *desc = &ring->descs[i];
537 if (ag71xx_desc_empty(desc))
540 if ((ring->dirty + AG71XX_RX_RING_SIZE) == ring->curr) {
545 skb = ring->buf[i].skb;
546 pktlen = ag71xx_desc_pktlen(desc);
547 pktlen -= ETH_FCS_LEN;
549 /* TODO: move it into the refill function */
550 dma_cache_wback_inv((unsigned long)skb->data, pktlen);
551 skb_put(skb, pktlen);
554 skb->protocol = eth_type_trans(skb, dev);
555 skb->ip_summed = CHECKSUM_UNNECESSARY;
557 netif_receive_skb(skb);
559 dev->last_rx = jiffies;
560 dev->stats.rx_packets++;
561 dev->stats.rx_bytes += pktlen;
563 ring->buf[i].skb = NULL;
566 ag71xx_wr(ag, AG71XX_REG_RX_STATUS, RX_STATUS_PR);
569 if ((ring->curr - ring->dirty) > (AG71XX_RX_RING_SIZE / 4))
570 ag71xx_ring_rx_refill(ag);
573 ag71xx_ring_rx_refill(ag);
575 DBG("%s: rx finish, curr=%u, dirty=%u, done=%d\n",
576 dev->name, ring->curr, ring->dirty, done);
581 static int ag71xx_poll(struct napi_struct *napi, int limit)
583 struct ag71xx *ag = container_of(napi, struct ag71xx, napi);
584 #ifdef AG71XX_NAPI_TX
585 struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
587 struct net_device *dev = ag->dev;
592 #ifdef AG71XX_NAPI_TX
593 ar71xx_ddr_flush(pdata->flush_reg);
594 ag71xx_tx_packets(ag);
597 DBG("%s: processing RX ring\n", dev->name);
598 done = ag71xx_rx_packets(ag, limit);
600 /* TODO: add OOM handler */
602 status = ag71xx_rr(ag, AG71XX_REG_INT_STATUS);
603 status &= AG71XX_INT_POLL;
605 if ((done < limit) && (!status)) {
606 DBG("%s: disable polling mode, done=%d, status=%x\n",
607 dev->name, done, status);
609 netif_rx_complete(dev, napi);
611 /* enable interrupts */
612 spin_lock_irqsave(&ag->lock, flags);
613 ag71xx_int_enable(ag, AG71XX_INT_POLL);
614 spin_unlock_irqrestore(&ag->lock, flags);
618 if (status & AG71XX_INT_RX_OF) {
619 if (netif_msg_rx_err(ag))
620 printk(KERN_ALERT "%s: rx owerflow, restarting dma\n",
624 ag71xx_wr(ag, AG71XX_REG_RX_STATUS, RX_STATUS_OF);
626 ag71xx_wr(ag, AG71XX_REG_RX_CTRL, RX_CTRL_RXE);
629 DBG("%s: stay in polling mode, done=%d, status=%x\n",
630 dev->name, done, status);
634 static irqreturn_t ag71xx_interrupt(int irq, void *dev_id)
636 struct net_device *dev = dev_id;
637 struct ag71xx *ag = netdev_priv(dev);
640 status = ag71xx_rr(ag, AG71XX_REG_INT_STATUS);
641 status &= ag71xx_rr(ag, AG71XX_REG_INT_ENABLE);
643 if (unlikely(!status))
646 if (unlikely(status & AG71XX_INT_ERR)) {
647 if (status & AG71XX_INT_TX_BE) {
648 ag71xx_wr(ag, AG71XX_REG_TX_STATUS, TX_STATUS_BE);
649 dev_err(&dev->dev, "TX BUS error\n");
651 if (status & AG71XX_INT_RX_BE) {
652 ag71xx_wr(ag, AG71XX_REG_RX_STATUS, RX_STATUS_BE);
653 dev_err(&dev->dev, "RX BUS error\n");
658 if (unlikely(status & AG71XX_INT_TX_UR)) {
659 ag71xx_wr(ag, AG71XX_REG_TX_STATUS, TX_STATUS_UR);
660 DBG("%s: TX underrun\n", dev->name);
664 #ifndef AG71XX_NAPI_TX
665 if (likely(status & AG71XX_INT_TX_PS))
666 ag71xx_tx_packets(ag);
669 if (likely(status & AG71XX_INT_POLL)) {
670 ag71xx_int_disable(ag, AG71XX_INT_POLL);
671 DBG("%s: enable polling mode\n", dev->name);
672 netif_rx_schedule(dev, &ag->napi);
678 static void ag71xx_set_multicast_list(struct net_device *dev)
683 static int __init ag71xx_probe(struct platform_device *pdev)
685 struct net_device *dev;
686 struct resource *res;
688 struct ag71xx_platform_data *pdata;
691 pdata = pdev->dev.platform_data;
693 dev_err(&pdev->dev, "no platform data specified\n");
698 dev = alloc_etherdev(sizeof(*ag));
700 dev_err(&pdev->dev, "alloc_etherdev failed\n");
705 SET_NETDEV_DEV(dev, &pdev->dev);
707 ag = netdev_priv(dev);
710 ag->mii_bus = &ag71xx_mdio_bus->mii_bus;
711 ag->msg_enable = netif_msg_init(ag71xx_debug,
712 AG71XX_DEFAULT_MSG_ENABLE);
713 spin_lock_init(&ag->lock);
715 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mac_base");
717 dev_err(&pdev->dev, "no mac_base resource found\n");
722 ag->mac_base = ioremap_nocache(res->start, res->end - res->start + 1);
724 dev_err(&pdev->dev, "unable to ioremap mac_base\n");
729 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mac_base2");
731 dev_err(&pdev->dev, "no mac_base2 resource found\n");
733 goto err_unmap_base1;
736 ag->mac_base2 = ioremap_nocache(res->start, res->end - res->start + 1);
738 dev_err(&pdev->dev, "unable to ioremap mac_base2\n");
740 goto err_unmap_base1;
743 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mii_ctrl");
745 dev_err(&pdev->dev, "no mii_ctrl resource found\n");
747 goto err_unmap_base2;
750 ag->mii_ctrl = ioremap_nocache(res->start, res->end - res->start + 1);
752 dev_err(&pdev->dev, "unable to ioremap mii_ctrl\n");
754 goto err_unmap_base2;
757 dev->irq = platform_get_irq(pdev, 0);
758 err = request_irq(dev->irq, ag71xx_interrupt,
759 IRQF_DISABLED | IRQF_SAMPLE_RANDOM,
762 dev_err(&pdev->dev, "unable to request IRQ %d\n", dev->irq);
763 goto err_unmap_mii_ctrl;
766 dev->base_addr = (unsigned long)ag->mac_base;
767 dev->open = ag71xx_open;
768 dev->stop = ag71xx_stop;
769 dev->hard_start_xmit = ag71xx_hard_start_xmit;
770 dev->set_multicast_list = ag71xx_set_multicast_list;
771 dev->do_ioctl = ag71xx_do_ioctl;
772 dev->ethtool_ops = &ag71xx_ethtool_ops;
774 netif_napi_add(dev, &ag->napi, ag71xx_poll, AG71XX_NAPI_WEIGHT);
776 if (is_valid_ether_addr(pdata->mac_addr))
777 memcpy(dev->dev_addr, pdata->mac_addr, ETH_ALEN);
779 dev->dev_addr[0] = 0xde;
780 dev->dev_addr[1] = 0xad;
781 get_random_bytes(&dev->dev_addr[2], 3);
782 dev->dev_addr[5] = pdev->id & 0xff;
785 err = register_netdev(dev);
787 dev_err(&pdev->dev, "unable to register net device\n");
791 printk(KERN_INFO "%s: Atheros AG71xx at 0x%08lx, irq %d\n",
792 dev->name, dev->base_addr, dev->irq);
794 ag71xx_dump_regs(ag);
798 ag71xx_dump_regs(ag);
800 /* Reset the mdio bus explicitly */
802 mutex_lock(&ag->mii_bus->mdio_lock);
803 ag->mii_bus->reset(ag->mii_bus);
804 mutex_unlock(&ag->mii_bus->mdio_lock);
807 err = ag71xx_phy_connect(ag);
809 goto err_unregister_netdev;
811 platform_set_drvdata(pdev, dev);
815 err_unregister_netdev:
816 unregister_netdev(dev);
818 free_irq(dev->irq, dev);
820 iounmap(ag->mii_ctrl);
822 iounmap(ag->mac_base2);
824 iounmap(ag->mac_base);
828 platform_set_drvdata(pdev, NULL);
832 static int __exit ag71xx_remove(struct platform_device *pdev)
834 struct net_device *dev = platform_get_drvdata(pdev);
837 struct ag71xx *ag = netdev_priv(dev);
839 ag71xx_phy_disconnect(ag);
840 unregister_netdev(dev);
841 free_irq(dev->irq, dev);
842 iounmap(ag->mii_ctrl);
843 iounmap(ag->mac_base2);
844 iounmap(ag->mac_base);
846 platform_set_drvdata(pdev, NULL);
852 static struct platform_driver ag71xx_driver = {
853 .probe = ag71xx_probe,
854 .remove = __exit_p(ag71xx_remove),
856 .name = AG71XX_DRV_NAME,
860 static int __init ag71xx_module_init(void)
864 ret = ag71xx_mdio_driver_init();
868 ret = platform_driver_register(&ag71xx_driver);
875 ag71xx_mdio_driver_exit();
880 static void __exit ag71xx_module_exit(void)
882 platform_driver_unregister(&ag71xx_driver);
885 module_init(ag71xx_module_init);
886 module_exit(ag71xx_module_exit);
888 MODULE_VERSION(AG71XX_DRV_VERSION);
889 MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org>");
890 MODULE_AUTHOR("Imre Kaloz <kaloz@openwrt.org>");
891 MODULE_LICENSE("GPL v2");
892 MODULE_ALIAS("platform:" AG71XX_DRV_NAME);