1 From 85b2e40acd7b33409a0d889cd3d0b964c9df4b13 Mon Sep 17 00:00:00 2001
2 From: Maxime Bizon <mbizon@freebox.fr>
3 Date: Tue, 4 Jun 2013 20:53:35 +0000
4 Subject: [PATCH 3/3] bcm63xx_enet: add support for Broadcom BCM63xx
5 integrated gigabit switch
7 Newer Broadcom BCM63xx SoCs: 6328, 6362 and 6368 have an integrated switch
8 which needs to be driven slightly differently from the traditional
9 external switches. This patch introduces changes in arch/mips/bcm63xx in order
12 - register a bcm63xx_enetsw driver instead of bcm63xx_enet driver
13 - update DMA channels configuration & state RAM base addresses
14 - add a new platform data configuration knob to define the number of
15 ports per switch/device and force link on some ports
16 - define the required switch registers
18 On the driver side, the following changes are required:
20 - the switch ports need to be polled to ensure the link is up and
21 running and RX/TX can properly work
22 - basic switch configuration needs to be performed for the switch to
23 forward packets to the CPU
24 - update the MIB counters since the integrated
26 Signed-off-by: Maxime Bizon <mbizon@freebox.fr>
27 Signed-off-by: Jonas Gorski <jogo@openwrt.org>
29 arch/mips/bcm63xx/boards/board_bcm963xx.c | 4 +
30 arch/mips/bcm63xx/dev-enet.c | 113 ++-
31 .../include/asm/mach-bcm63xx/bcm63xx_dev_enet.h | 28 +
32 arch/mips/include/asm/mach-bcm63xx/bcm63xx_regs.h | 50 +
33 .../mips/include/asm/mach-bcm63xx/board_bcm963xx.h | 2 +
34 drivers/net/ethernet/broadcom/bcm63xx_enet.c | 995 +++++++++++++++++++-
35 drivers/net/ethernet/broadcom/bcm63xx_enet.h | 71 ++
36 7 files changed, 1205 insertions(+), 58 deletions(-)
38 --- a/arch/mips/bcm63xx/boards/board_bcm963xx.c
39 +++ b/arch/mips/bcm63xx/boards/board_bcm963xx.c
40 @@ -890,6 +890,10 @@ int __init board_register_devices(void)
41 !bcm63xx_nvram_get_mac_address(board.enet1.mac_addr))
42 bcm63xx_enet_register(1, &board.enet1);
44 + if (board.has_enetsw &&
45 + !bcm63xx_nvram_get_mac_address(board.enetsw.mac_addr))
46 + bcm63xx_enetsw_register(&board.enetsw);
49 bcm63xx_usbd_register(&board.usbd);
51 --- a/arch/mips/bcm63xx/dev-enet.c
52 +++ b/arch/mips/bcm63xx/dev-enet.c
53 @@ -104,6 +104,64 @@ static struct platform_device bcm63xx_en
57 +static struct resource enetsw_res[] = {
59 + /* start & end filled at runtime */
60 + .flags = IORESOURCE_MEM,
63 + /* start filled at runtime */
64 + .flags = IORESOURCE_IRQ,
67 + /* start filled at runtime */
68 + .flags = IORESOURCE_IRQ,
72 +static struct bcm63xx_enetsw_platform_data enetsw_pd;
74 +static struct platform_device bcm63xx_enetsw_device = {
75 + .name = "bcm63xx_enetsw",
76 + .num_resources = ARRAY_SIZE(enetsw_res),
77 + .resource = enetsw_res,
79 + .platform_data = &enetsw_pd,
83 +static int __init register_shared(void)
85 + int ret, chan_count;
87 + if (shared_device_registered)
90 + shared_res[0].start = bcm63xx_regset_address(RSET_ENETDMA);
91 + shared_res[0].end = shared_res[0].start;
92 + shared_res[0].end += (RSET_ENETDMA_SIZE) - 1;
94 + if (BCMCPU_IS_6328() || BCMCPU_IS_6362() || BCMCPU_IS_6368())
99 + shared_res[1].start = bcm63xx_regset_address(RSET_ENETDMAC);
100 + shared_res[1].end = shared_res[1].start;
101 + shared_res[1].end += RSET_ENETDMAC_SIZE(chan_count) - 1;
103 + shared_res[2].start = bcm63xx_regset_address(RSET_ENETDMAS);
104 + shared_res[2].end = shared_res[2].start;
105 + shared_res[2].end += RSET_ENETDMAS_SIZE(chan_count) - 1;
107 + ret = platform_device_register(&bcm63xx_enet_shared_device);
110 + shared_device_registered = 1;
115 int __init bcm63xx_enet_register(int unit,
116 const struct bcm63xx_enet_platform_data *pd)
118 @@ -117,24 +175,9 @@ int __init bcm63xx_enet_register(int uni
119 if (unit == 1 && BCMCPU_IS_6338())
122 - if (!shared_device_registered) {
123 - shared_res[0].start = bcm63xx_regset_address(RSET_ENETDMA);
124 - shared_res[0].end = shared_res[0].start;
125 - shared_res[0].end += (RSET_ENETDMA_SIZE) - 1;
127 - shared_res[1].start = bcm63xx_regset_address(RSET_ENETDMAC);
128 - shared_res[1].end = shared_res[1].start;
129 - shared_res[1].end += RSET_ENETDMAC_SIZE(16) - 1;
131 - shared_res[2].start = bcm63xx_regset_address(RSET_ENETDMAS);
132 - shared_res[2].end = shared_res[2].start;
133 - shared_res[2].end += RSET_ENETDMAS_SIZE(16) - 1;
135 - ret = platform_device_register(&bcm63xx_enet_shared_device);
138 - shared_device_registered = 1;
140 + ret = register_shared();
145 enet0_res[0].start = bcm63xx_regset_address(RSET_ENET0);
146 @@ -175,3 +218,37 @@ int __init bcm63xx_enet_register(int uni
152 +bcm63xx_enetsw_register(const struct bcm63xx_enetsw_platform_data *pd)
156 + if (!BCMCPU_IS_6328() && !BCMCPU_IS_6362() && !BCMCPU_IS_6368())
159 + ret = register_shared();
163 + enetsw_res[0].start = bcm63xx_regset_address(RSET_ENETSW);
164 + enetsw_res[0].end = enetsw_res[0].start;
165 + enetsw_res[0].end += RSET_ENETSW_SIZE - 1;
166 + enetsw_res[1].start = bcm63xx_get_irq_number(IRQ_ENETSW_RXDMA0);
167 + enetsw_res[2].start = bcm63xx_get_irq_number(IRQ_ENETSW_TXDMA0);
168 + if (!enetsw_res[2].start)
169 + enetsw_res[2].start = -1;
171 + memcpy(bcm63xx_enetsw_device.dev.platform_data, pd, sizeof(*pd));
173 + if (BCMCPU_IS_6328())
174 + enetsw_pd.num_ports = ENETSW_PORTS_6328;
175 + else if (BCMCPU_IS_6362() || BCMCPU_IS_6368())
176 + enetsw_pd.num_ports = ENETSW_PORTS_6368;
178 + ret = platform_device_register(&bcm63xx_enetsw_device);
184 --- a/arch/mips/include/asm/mach-bcm63xx/bcm63xx_dev_enet.h
185 +++ b/arch/mips/include/asm/mach-bcm63xx/bcm63xx_dev_enet.h
186 @@ -39,7 +39,35 @@ struct bcm63xx_enet_platform_data {
187 int phy_id, int reg, int val));
191 + * on board ethernet switch platform data
193 +#define ENETSW_MAX_PORT 8
194 +#define ENETSW_PORTS_6328 5 /* 4 FE PHY + 1 RGMII */
195 +#define ENETSW_PORTS_6368 6 /* 4 FE PHY + 2 RGMII */
197 +#define ENETSW_RGMII_PORT0 4
199 +struct bcm63xx_enetsw_port {
205 + int force_duplex_full;
210 +struct bcm63xx_enetsw_platform_data {
211 + char mac_addr[ETH_ALEN];
213 + struct bcm63xx_enetsw_port used_ports[ENETSW_MAX_PORT];
216 int __init bcm63xx_enet_register(int unit,
217 const struct bcm63xx_enet_platform_data *pd);
219 +int bcm63xx_enetsw_register(const struct bcm63xx_enetsw_platform_data *pd);
221 #endif /* ! BCM63XX_DEV_ENET_H_ */
222 --- a/arch/mips/include/asm/mach-bcm63xx/bcm63xx_regs.h
223 +++ b/arch/mips/include/asm/mach-bcm63xx/bcm63xx_regs.h
224 @@ -873,10 +873,60 @@
225 * _REG relative to RSET_ENETSW
226 *************************************************************************/
228 +/* Port traffic control */
229 +#define ENETSW_PTCTRL_REG(x) (0x0 + (x))
230 +#define ENETSW_PTCTRL_RXDIS_MASK (1 << 0)
231 +#define ENETSW_PTCTRL_TXDIS_MASK (1 << 1)
233 +/* Switch mode register */
234 +#define ENETSW_SWMODE_REG (0xb)
235 +#define ENETSW_SWMODE_FWD_EN_MASK (1 << 1)
237 +/* IMP override Register */
238 +#define ENETSW_IMPOV_REG (0xe)
239 +#define ENETSW_IMPOV_FORCE_MASK (1 << 7)
240 +#define ENETSW_IMPOV_TXFLOW_MASK (1 << 5)
241 +#define ENETSW_IMPOV_RXFLOW_MASK (1 << 4)
242 +#define ENETSW_IMPOV_1000_MASK (1 << 3)
243 +#define ENETSW_IMPOV_100_MASK (1 << 2)
244 +#define ENETSW_IMPOV_FDX_MASK (1 << 1)
245 +#define ENETSW_IMPOV_LINKUP_MASK (1 << 0)
247 +/* Port override Register */
248 +#define ENETSW_PORTOV_REG(x) (0x58 + (x))
249 +#define ENETSW_PORTOV_ENABLE_MASK (1 << 6)
250 +#define ENETSW_PORTOV_TXFLOW_MASK (1 << 5)
251 +#define ENETSW_PORTOV_RXFLOW_MASK (1 << 4)
252 +#define ENETSW_PORTOV_1000_MASK (1 << 3)
253 +#define ENETSW_PORTOV_100_MASK (1 << 2)
254 +#define ENETSW_PORTOV_FDX_MASK (1 << 1)
255 +#define ENETSW_PORTOV_LINKUP_MASK (1 << 0)
257 +/* MDIO control register */
258 +#define ENETSW_MDIOC_REG (0xb0)
259 +#define ENETSW_MDIOC_EXT_MASK (1 << 16)
260 +#define ENETSW_MDIOC_REG_SHIFT 20
261 +#define ENETSW_MDIOC_PHYID_SHIFT 25
262 +#define ENETSW_MDIOC_RD_MASK (1 << 30)
263 +#define ENETSW_MDIOC_WR_MASK (1 << 31)
265 +/* MDIO data register */
266 +#define ENETSW_MDIOD_REG (0xb4)
268 +/* Global Management Configuration Register */
269 +#define ENETSW_GMCR_REG (0x200)
270 +#define ENETSW_GMCR_RST_MIB_MASK (1 << 0)
273 #define ENETSW_MIB_REG(x) (0x2800 + (x) * 4)
274 #define ENETSW_MIB_REG_COUNT 47
276 +/* Jumbo control register port mask register */
277 +#define ENETSW_JMBCTL_PORT_REG (0x4004)
279 +/* Jumbo control mib good frame register */
280 +#define ENETSW_JMBCTL_MAXSIZE_REG (0x4008)
283 /*************************************************************************
284 * _REG relative to RSET_OHCI_PRIV
285 --- a/arch/mips/include/asm/mach-bcm63xx/board_bcm963xx.h
286 +++ b/arch/mips/include/asm/mach-bcm63xx/board_bcm963xx.h
287 @@ -24,6 +24,7 @@ struct board_info {
288 /* enabled feature/device */
289 unsigned int has_enet0:1;
290 unsigned int has_enet1:1;
291 + unsigned int has_enetsw:1;
292 unsigned int has_pci:1;
293 unsigned int has_pccard:1;
294 unsigned int has_ohci0:1;
295 @@ -36,6 +37,7 @@ struct board_info {
296 /* ethernet config */
297 struct bcm63xx_enet_platform_data enet0;
298 struct bcm63xx_enet_platform_data enet1;
299 + struct bcm63xx_enetsw_platform_data enetsw;
302 struct bcm63xx_usbd_platform_data usbd;
303 --- a/drivers/net/ethernet/broadcom/bcm63xx_enet.c
304 +++ b/drivers/net/ethernet/broadcom/bcm63xx_enet.c
305 @@ -59,8 +59,43 @@ static inline void enet_writel(struct bc
309 - * io helpers to access shared registers
310 + * io helpers to access switch registers
312 +static inline u32 enetsw_readl(struct bcm_enet_priv *priv, u32 off)
314 + return bcm_readl(priv->base + off);
317 +static inline void enetsw_writel(struct bcm_enet_priv *priv,
320 + bcm_writel(val, priv->base + off);
323 +static inline u16 enetsw_readw(struct bcm_enet_priv *priv, u32 off)
325 + return bcm_readw(priv->base + off);
328 +static inline void enetsw_writew(struct bcm_enet_priv *priv,
331 + bcm_writew(val, priv->base + off);
334 +static inline u8 enetsw_readb(struct bcm_enet_priv *priv, u32 off)
336 + return bcm_readb(priv->base + off);
339 +static inline void enetsw_writeb(struct bcm_enet_priv *priv,
342 + bcm_writeb(val, priv->base + off);
346 +/* io helpers to access shared registers */
347 static inline u32 enet_dma_readl(struct bcm_enet_priv *priv, u32 off)
349 return bcm_readl(bcm_enet_shared_base[0] + off);
350 @@ -218,7 +253,6 @@ static int bcm_enet_refill_rx(struct net
353 priv->rx_skb[desc_idx] = skb;
355 p = dma_map_single(&priv->pdev->dev, skb->data,
358 @@ -321,7 +355,8 @@ static int bcm_enet_receive_queue(struct
361 /* recycle packet if it's marked as bad */
362 - if (unlikely(len_stat & DMADESC_ERR_MASK)) {
363 + if (!priv->enet_is_sw &&
364 + unlikely(len_stat & DMADESC_ERR_MASK)) {
365 dev->stats.rx_errors++;
367 if (len_stat & DMADESC_OVSIZE_MASK)
368 @@ -552,6 +587,26 @@ static int bcm_enet_start_xmit(struct sk
372 + /* pad small packets sent on a switch device */
373 + if (priv->enet_is_sw && skb->len < 64) {
374 + int needed = 64 - skb->len;
377 + if (unlikely(skb_tailroom(skb) < needed)) {
378 + struct sk_buff *nskb;
380 + nskb = skb_copy_expand(skb, 0, needed, GFP_ATOMIC);
382 + ret = NETDEV_TX_BUSY;
385 + dev_kfree_skb(skb);
388 + data = skb_put(skb, needed);
389 + memset(data, 0, needed);
392 /* point to the next available desc */
393 desc = &priv->tx_desc_cpu[priv->tx_curr_desc];
394 priv->tx_skb[priv->tx_curr_desc] = skb;
395 @@ -961,9 +1016,9 @@ static int bcm_enet_open(struct net_devi
396 enet_writel(priv, priv->hw_mtu, ENET_TXMAXLEN_REG);
398 /* set dma maximum burst len */
399 - enet_dmac_writel(priv, BCMENET_DMA_MAXBURST,
400 + enet_dmac_writel(priv, priv->dma_maxburst,
401 ENETDMAC_MAXBURST_REG(priv->rx_chan));
402 - enet_dmac_writel(priv, BCMENET_DMA_MAXBURST,
403 + enet_dmac_writel(priv, priv->dma_maxburst,
404 ENETDMAC_MAXBURST_REG(priv->tx_chan));
406 /* set correct transmit fifo watermark */
407 @@ -1569,7 +1624,7 @@ static int compute_hw_mtu(struct bcm_ene
410 priv->rx_skb_size = ALIGN(actual_mtu + ETH_FCS_LEN,
411 - BCMENET_DMA_MAXBURST * 4);
412 + priv->dma_maxburst * 4);
416 @@ -1676,6 +1731,9 @@ static int bcm_enet_probe(struct platfor
418 priv = netdev_priv(dev);
420 + priv->enet_is_sw = false;
421 + priv->dma_maxburst = BCMENET_DMA_MAXBURST;
423 ret = compute_hw_mtu(priv, dev->mtu);
426 @@ -1901,60 +1959,916 @@ struct platform_driver bcm63xx_enet_driv
430 - * reserve & remap memory space shared between all macs
431 + * switch mii access callbacks
433 -static int bcm_enet_shared_probe(struct platform_device *pdev)
434 +static int bcmenet_sw_mdio_read(struct bcm_enet_priv *priv,
435 + int ext, int phy_id, int location)
437 - struct resource *res;
438 - void __iomem *p[3];
443 - memset(bcm_enet_shared_base, 0, sizeof(bcm_enet_shared_base));
444 + spin_lock_bh(&priv->enetsw_mdio_lock);
445 + enetsw_writel(priv, 0, ENETSW_MDIOC_REG);
447 - for (i = 0; i < 3; i++) {
448 - res = platform_get_resource(pdev, IORESOURCE_MEM, i);
449 - p[i] = devm_ioremap_resource(&pdev->dev, res);
453 + reg = ENETSW_MDIOC_RD_MASK |
454 + (phy_id << ENETSW_MDIOC_PHYID_SHIFT) |
455 + (location << ENETSW_MDIOC_REG_SHIFT);
458 + reg |= ENETSW_MDIOC_EXT_MASK;
460 + enetsw_writel(priv, reg, ENETSW_MDIOC_REG);
462 + ret = enetsw_readw(priv, ENETSW_MDIOD_REG);
463 + spin_unlock_bh(&priv->enetsw_mdio_lock);
467 - memcpy(bcm_enet_shared_base, p, sizeof(bcm_enet_shared_base));
468 +static void bcmenet_sw_mdio_write(struct bcm_enet_priv *priv,
469 + int ext, int phy_id, int location,
475 + spin_lock_bh(&priv->enetsw_mdio_lock);
476 + enetsw_writel(priv, 0, ENETSW_MDIOC_REG);
478 + reg = ENETSW_MDIOC_WR_MASK |
479 + (phy_id << ENETSW_MDIOC_PHYID_SHIFT) |
480 + (location << ENETSW_MDIOC_REG_SHIFT);
483 + reg |= ENETSW_MDIOC_EXT_MASK;
487 + enetsw_writel(priv, reg, ENETSW_MDIOC_REG);
489 + spin_unlock_bh(&priv->enetsw_mdio_lock);
492 -static int bcm_enet_shared_remove(struct platform_device *pdev)
493 +static inline int bcm_enet_port_is_rgmii(int portid)
496 + return portid >= ENETSW_RGMII_PORT0;
500 - * this "shared" driver is needed because both macs share a single
502 + * enet sw PHY polling
504 -struct platform_driver bcm63xx_enet_shared_driver = {
505 - .probe = bcm_enet_shared_probe,
506 - .remove = bcm_enet_shared_remove,
508 - .name = "bcm63xx_enet_shared",
509 - .owner = THIS_MODULE,
512 +static void swphy_poll_timer(unsigned long data)
514 + struct bcm_enet_priv *priv = (struct bcm_enet_priv *)data;
517 + for (i = 0; i < priv->num_ports; i++) {
518 + struct bcm63xx_enetsw_port *port;
519 + int val, j, up, advertise, lpa, lpa2, speed, duplex, media;
520 + int external_phy = bcm_enet_port_is_rgmii(i);
523 + port = &priv->used_ports[i];
527 + if (port->bypass_link)
530 + /* dummy read to clear */
531 + for (j = 0; j < 2; j++)
532 + val = bcmenet_sw_mdio_read(priv, external_phy,
533 + port->phy_id, MII_BMSR);
538 + up = (val & BMSR_LSTATUS) ? 1 : 0;
539 + if (!(up ^ priv->sw_port_link[i]))
542 + priv->sw_port_link[i] = up;
546 + dev_info(&priv->pdev->dev, "link DOWN on %s\n",
548 + enetsw_writeb(priv, ENETSW_PORTOV_ENABLE_MASK,
549 + ENETSW_PORTOV_REG(i));
550 + enetsw_writeb(priv, ENETSW_PTCTRL_RXDIS_MASK |
551 + ENETSW_PTCTRL_TXDIS_MASK,
552 + ENETSW_PTCTRL_REG(i));
556 + advertise = bcmenet_sw_mdio_read(priv, external_phy,
557 + port->phy_id, MII_ADVERTISE);
559 + lpa = bcmenet_sw_mdio_read(priv, external_phy, port->phy_id,
562 + lpa2 = bcmenet_sw_mdio_read(priv, external_phy, port->phy_id,
565 + /* figure out media and duplex from advertise and LPA values */
566 + media = mii_nway_result(lpa & advertise);
567 + duplex = (media & ADVERTISE_FULL) ? 1 : 0;
568 + if (lpa2 & LPA_1000FULL)
571 + if (lpa2 & (LPA_1000FULL | LPA_1000HALF))
574 + if (media & (ADVERTISE_100FULL | ADVERTISE_100HALF))
580 + dev_info(&priv->pdev->dev,
581 + "link UP on %s, %dMbps, %s-duplex\n",
582 + port->name, speed, duplex ? "full" : "half");
584 + override = ENETSW_PORTOV_ENABLE_MASK |
585 + ENETSW_PORTOV_LINKUP_MASK;
588 + override |= ENETSW_IMPOV_1000_MASK;
589 + else if (speed == 100)
590 + override |= ENETSW_IMPOV_100_MASK;
592 + override |= ENETSW_IMPOV_FDX_MASK;
594 + enetsw_writeb(priv, override, ENETSW_PORTOV_REG(i));
595 + enetsw_writeb(priv, 0, ENETSW_PTCTRL_REG(i));
598 + priv->swphy_poll.expires = jiffies + HZ;
599 + add_timer(&priv->swphy_poll);
604 + * open callback, allocate dma rings & buffers and start rx operation
606 -static int __init bcm_enet_init(void)
607 +static int bcm_enetsw_open(struct net_device *dev)
610 + struct bcm_enet_priv *priv;
611 + struct device *kdev;
617 - ret = platform_driver_register(&bcm63xx_enet_shared_driver);
620 + priv = netdev_priv(dev);
621 + kdev = &priv->pdev->dev;
623 - ret = platform_driver_register(&bcm63xx_enet_driver);
624 + /* mask all interrupts and request them */
625 + enet_dmac_writel(priv, 0, ENETDMAC_IRMASK_REG(priv->rx_chan));
626 + enet_dmac_writel(priv, 0, ENETDMAC_IRMASK_REG(priv->tx_chan));
628 + ret = request_irq(priv->irq_rx, bcm_enet_isr_dma,
629 + IRQF_DISABLED, dev->name, dev);
631 - platform_driver_unregister(&bcm63xx_enet_shared_driver);
634 + if (priv->irq_tx != -1) {
635 + ret = request_irq(priv->irq_tx, bcm_enet_isr_dma,
636 + IRQF_DISABLED, dev->name, dev);
638 + goto out_freeirq_rx;
641 + /* allocate rx dma ring */
642 + size = priv->rx_ring_size * sizeof(struct bcm_enet_desc);
643 + p = dma_alloc_coherent(kdev, size, &priv->rx_desc_dma, GFP_KERNEL);
645 + dev_err(kdev, "cannot allocate rx ring %u\n", size);
647 + goto out_freeirq_tx;
650 + memset(p, 0, size);
651 + priv->rx_desc_alloc_size = size;
652 + priv->rx_desc_cpu = p;
654 + /* allocate tx dma ring */
655 + size = priv->tx_ring_size * sizeof(struct bcm_enet_desc);
656 + p = dma_alloc_coherent(kdev, size, &priv->tx_desc_dma, GFP_KERNEL);
658 + dev_err(kdev, "cannot allocate tx ring\n");
660 + goto out_free_rx_ring;
663 + memset(p, 0, size);
664 + priv->tx_desc_alloc_size = size;
665 + priv->tx_desc_cpu = p;
667 + priv->tx_skb = kzalloc(sizeof(struct sk_buff *) * priv->tx_ring_size,
669 + if (!priv->tx_skb) {
670 + dev_err(kdev, "cannot allocate rx skb queue\n");
672 + goto out_free_tx_ring;
675 + priv->tx_desc_count = priv->tx_ring_size;
676 + priv->tx_dirty_desc = 0;
677 + priv->tx_curr_desc = 0;
678 + spin_lock_init(&priv->tx_lock);
680 + /* init & fill rx ring with skbs */
681 + priv->rx_skb = kzalloc(sizeof(struct sk_buff *) * priv->rx_ring_size,
683 + if (!priv->rx_skb) {
684 + dev_err(kdev, "cannot allocate rx skb queue\n");
686 + goto out_free_tx_skb;
689 + priv->rx_desc_count = 0;
690 + priv->rx_dirty_desc = 0;
691 + priv->rx_curr_desc = 0;
693 + /* disable all ports */
694 + for (i = 0; i < priv->num_ports; i++) {
695 + enetsw_writeb(priv, ENETSW_PORTOV_ENABLE_MASK,
696 + ENETSW_PORTOV_REG(i));
697 + enetsw_writeb(priv, ENETSW_PTCTRL_RXDIS_MASK |
698 + ENETSW_PTCTRL_TXDIS_MASK,
699 + ENETSW_PTCTRL_REG(i));
701 + priv->sw_port_link[i] = 0;
705 + val = enetsw_readb(priv, ENETSW_GMCR_REG);
706 + val |= ENETSW_GMCR_RST_MIB_MASK;
707 + enetsw_writeb(priv, val, ENETSW_GMCR_REG);
709 + val &= ~ENETSW_GMCR_RST_MIB_MASK;
710 + enetsw_writeb(priv, val, ENETSW_GMCR_REG);
713 + /* force CPU port state */
714 + val = enetsw_readb(priv, ENETSW_IMPOV_REG);
715 + val |= ENETSW_IMPOV_FORCE_MASK | ENETSW_IMPOV_LINKUP_MASK;
716 + enetsw_writeb(priv, val, ENETSW_IMPOV_REG);
718 + /* enable switch forward engine */
719 + val = enetsw_readb(priv, ENETSW_SWMODE_REG);
720 + val |= ENETSW_SWMODE_FWD_EN_MASK;
721 + enetsw_writeb(priv, val, ENETSW_SWMODE_REG);
723 + /* enable jumbo on all ports */
724 + enetsw_writel(priv, 0x1ff, ENETSW_JMBCTL_PORT_REG);
725 + enetsw_writew(priv, 9728, ENETSW_JMBCTL_MAXSIZE_REG);
727 + /* initialize flow control buffer allocation */
728 + enet_dma_writel(priv, ENETDMA_BUFALLOC_FORCE_MASK | 0,
729 + ENETDMA_BUFALLOC_REG(priv->rx_chan));
731 + if (bcm_enet_refill_rx(dev)) {
732 + dev_err(kdev, "cannot allocate rx skb queue\n");
737 + /* write rx & tx ring addresses */
738 + enet_dmas_writel(priv, priv->rx_desc_dma,
739 + ENETDMAS_RSTART_REG(priv->rx_chan));
740 + enet_dmas_writel(priv, priv->tx_desc_dma,
741 + ENETDMAS_RSTART_REG(priv->tx_chan));
743 + /* clear remaining state ram for rx & tx channel */
744 + enet_dmas_writel(priv, 0, ENETDMAS_SRAM2_REG(priv->rx_chan));
745 + enet_dmas_writel(priv, 0, ENETDMAS_SRAM2_REG(priv->tx_chan));
746 + enet_dmas_writel(priv, 0, ENETDMAS_SRAM3_REG(priv->rx_chan));
747 + enet_dmas_writel(priv, 0, ENETDMAS_SRAM3_REG(priv->tx_chan));
748 + enet_dmas_writel(priv, 0, ENETDMAS_SRAM4_REG(priv->rx_chan));
749 + enet_dmas_writel(priv, 0, ENETDMAS_SRAM4_REG(priv->tx_chan));
751 + /* set dma maximum burst len */
752 + enet_dmac_writel(priv, priv->dma_maxburst,
753 + ENETDMAC_MAXBURST_REG(priv->rx_chan));
754 + enet_dmac_writel(priv, priv->dma_maxburst,
755 + ENETDMAC_MAXBURST_REG(priv->tx_chan));
757 + /* set flow control low/high threshold to 1/3 / 2/3 */
758 + val = priv->rx_ring_size / 3;
759 + enet_dma_writel(priv, val, ENETDMA_FLOWCL_REG(priv->rx_chan));
760 + val = (priv->rx_ring_size * 2) / 3;
761 + enet_dma_writel(priv, val, ENETDMA_FLOWCH_REG(priv->rx_chan));
763 + /* all set, enable mac and interrupts, start dma engine and
764 + * kick rx dma channel
767 + enet_dma_writel(priv, ENETDMA_CFG_EN_MASK, ENETDMA_CFG_REG);
768 + enet_dmac_writel(priv, ENETDMAC_CHANCFG_EN_MASK,
769 + ENETDMAC_CHANCFG_REG(priv->rx_chan));
771 + /* watch "packet transferred" interrupt in rx and tx */
772 + enet_dmac_writel(priv, ENETDMAC_IR_PKTDONE_MASK,
773 + ENETDMAC_IR_REG(priv->rx_chan));
774 + enet_dmac_writel(priv, ENETDMAC_IR_PKTDONE_MASK,
775 + ENETDMAC_IR_REG(priv->tx_chan));
777 + /* make sure we enable napi before rx interrupt */
778 + napi_enable(&priv->napi);
780 + enet_dmac_writel(priv, ENETDMAC_IR_PKTDONE_MASK,
781 + ENETDMAC_IRMASK_REG(priv->rx_chan));
782 + enet_dmac_writel(priv, ENETDMAC_IR_PKTDONE_MASK,
783 + ENETDMAC_IRMASK_REG(priv->tx_chan));
785 + netif_carrier_on(dev);
786 + netif_start_queue(dev);
788 + /* apply override config for bypass_link ports here. */
789 + for (i = 0; i < priv->num_ports; i++) {
790 + struct bcm63xx_enetsw_port *port;
792 + port = &priv->used_ports[i];
796 + if (!port->bypass_link)
799 + override = ENETSW_PORTOV_ENABLE_MASK |
800 + ENETSW_PORTOV_LINKUP_MASK;
802 + switch (port->force_speed) {
804 + override |= ENETSW_IMPOV_1000_MASK;
807 + override |= ENETSW_IMPOV_100_MASK;
812 + pr_warn("invalid forced speed on port %s: assume 10\n",
817 + if (port->force_duplex_full)
818 + override |= ENETSW_IMPOV_FDX_MASK;
821 + enetsw_writeb(priv, override, ENETSW_PORTOV_REG(i));
822 + enetsw_writeb(priv, 0, ENETSW_PTCTRL_REG(i));
825 + /* start phy polling timer */
826 + init_timer(&priv->swphy_poll);
827 + priv->swphy_poll.function = swphy_poll_timer;
828 + priv->swphy_poll.data = (unsigned long)priv;
829 + priv->swphy_poll.expires = jiffies;
830 + add_timer(&priv->swphy_poll);
834 + for (i = 0; i < priv->rx_ring_size; i++) {
835 + struct bcm_enet_desc *desc;
837 + if (!priv->rx_skb[i])
840 + desc = &priv->rx_desc_cpu[i];
841 + dma_unmap_single(kdev, desc->address, priv->rx_skb_size,
843 + kfree_skb(priv->rx_skb[i]);
845 + kfree(priv->rx_skb);
848 + kfree(priv->tx_skb);
851 + dma_free_coherent(kdev, priv->tx_desc_alloc_size,
852 + priv->tx_desc_cpu, priv->tx_desc_dma);
855 + dma_free_coherent(kdev, priv->rx_desc_alloc_size,
856 + priv->rx_desc_cpu, priv->rx_desc_dma);
859 + if (priv->irq_tx != -1)
860 + free_irq(priv->irq_tx, dev);
863 + free_irq(priv->irq_rx, dev);
870 +static int bcm_enetsw_stop(struct net_device *dev)
872 + struct bcm_enet_priv *priv;
873 + struct device *kdev;
876 + priv = netdev_priv(dev);
877 + kdev = &priv->pdev->dev;
879 + del_timer_sync(&priv->swphy_poll);
880 + netif_stop_queue(dev);
881 + napi_disable(&priv->napi);
882 + del_timer_sync(&priv->rx_timeout);
884 + /* mask all interrupts */
885 + enet_dmac_writel(priv, 0, ENETDMAC_IRMASK_REG(priv->rx_chan));
886 + enet_dmac_writel(priv, 0, ENETDMAC_IRMASK_REG(priv->tx_chan));
888 + /* disable dma & mac */
889 + bcm_enet_disable_dma(priv, priv->tx_chan);
890 + bcm_enet_disable_dma(priv, priv->rx_chan);
892 + /* force reclaim of all tx buffers */
893 + bcm_enet_tx_reclaim(dev, 1);
895 + /* free the rx skb ring */
896 + for (i = 0; i < priv->rx_ring_size; i++) {
897 + struct bcm_enet_desc *desc;
899 + if (!priv->rx_skb[i])
902 + desc = &priv->rx_desc_cpu[i];
903 + dma_unmap_single(kdev, desc->address, priv->rx_skb_size,
905 + kfree_skb(priv->rx_skb[i]);
908 + /* free remaining allocated memory */
909 + kfree(priv->rx_skb);
910 + kfree(priv->tx_skb);
911 + dma_free_coherent(kdev, priv->rx_desc_alloc_size,
912 + priv->rx_desc_cpu, priv->rx_desc_dma);
913 + dma_free_coherent(kdev, priv->tx_desc_alloc_size,
914 + priv->tx_desc_cpu, priv->tx_desc_dma);
915 + if (priv->irq_tx != -1)
916 + free_irq(priv->irq_tx, dev);
917 + free_irq(priv->irq_rx, dev);
922 +/* try to sort out phy external status by walking the used_port field
923 + * in the bcm_enet_priv structure. in case the phy address is not
924 + * assigned to any physical port on the switch, assume it is external
925 + * (and yell at the user).
927 +static int bcm_enetsw_phy_is_external(struct bcm_enet_priv *priv, int phy_id)
931 + for (i = 0; i < priv->num_ports; ++i) {
932 + if (!priv->used_ports[i].used)
934 + if (priv->used_ports[i].phy_id == phy_id)
935 + return bcm_enet_port_is_rgmii(i);
938 + printk_once(KERN_WARNING "bcm63xx_enet: could not find a used port with phy_id %i, assuming phy is external\n",
943 +/* can't use bcmenet_sw_mdio_read directly as we need to sort out
944 + * external/internal status of the given phy_id first.
946 +static int bcm_enetsw_mii_mdio_read(struct net_device *dev, int phy_id,
949 + struct bcm_enet_priv *priv;
951 + priv = netdev_priv(dev);
952 + return bcmenet_sw_mdio_read(priv,
953 + bcm_enetsw_phy_is_external(priv, phy_id),
957 +/* can't use bcmenet_sw_mdio_write directly as we need to sort out
958 + * external/internal status of the given phy_id first.
960 +static void bcm_enetsw_mii_mdio_write(struct net_device *dev, int phy_id,
964 + struct bcm_enet_priv *priv;
966 + priv = netdev_priv(dev);
967 + bcmenet_sw_mdio_write(priv, bcm_enetsw_phy_is_external(priv, phy_id),
968 + phy_id, location, val);
971 +static int bcm_enetsw_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
973 + struct mii_if_info mii;
976 + mii.mdio_read = bcm_enetsw_mii_mdio_read;
977 + mii.mdio_write = bcm_enetsw_mii_mdio_write;
979 + mii.phy_id_mask = 0x3f;
980 + mii.reg_num_mask = 0x1f;
981 + return generic_mii_ioctl(&mii, if_mii(rq), cmd, NULL);
985 +static const struct net_device_ops bcm_enetsw_ops = {
986 + .ndo_open = bcm_enetsw_open,
987 + .ndo_stop = bcm_enetsw_stop,
988 + .ndo_start_xmit = bcm_enet_start_xmit,
989 + .ndo_change_mtu = bcm_enet_change_mtu,
990 + .ndo_do_ioctl = bcm_enetsw_ioctl,
994 +static const struct bcm_enet_stats bcm_enetsw_gstrings_stats[] = {
995 + { "rx_packets", DEV_STAT(rx_packets), -1 },
996 + { "tx_packets", DEV_STAT(tx_packets), -1 },
997 + { "rx_bytes", DEV_STAT(rx_bytes), -1 },
998 + { "tx_bytes", DEV_STAT(tx_bytes), -1 },
999 + { "rx_errors", DEV_STAT(rx_errors), -1 },
1000 + { "tx_errors", DEV_STAT(tx_errors), -1 },
1001 + { "rx_dropped", DEV_STAT(rx_dropped), -1 },
1002 + { "tx_dropped", DEV_STAT(tx_dropped), -1 },
1004 + { "tx_good_octets", GEN_STAT(mib.tx_gd_octets), ETHSW_MIB_RX_GD_OCT },
1005 + { "tx_unicast", GEN_STAT(mib.tx_unicast), ETHSW_MIB_RX_BRDCAST },
1006 + { "tx_broadcast", GEN_STAT(mib.tx_brdcast), ETHSW_MIB_RX_BRDCAST },
1007 + { "tx_multicast", GEN_STAT(mib.tx_mult), ETHSW_MIB_RX_MULT },
1008 + { "tx_64_octets", GEN_STAT(mib.tx_64), ETHSW_MIB_RX_64 },
1009 + { "tx_65_127_oct", GEN_STAT(mib.tx_65_127), ETHSW_MIB_RX_65_127 },
1010 + { "tx_128_255_oct", GEN_STAT(mib.tx_128_255), ETHSW_MIB_RX_128_255 },
1011 + { "tx_256_511_oct", GEN_STAT(mib.tx_256_511), ETHSW_MIB_RX_256_511 },
1012 + { "tx_512_1023_oct", GEN_STAT(mib.tx_512_1023), ETHSW_MIB_RX_512_1023},
1013 + { "tx_1024_1522_oct", GEN_STAT(mib.tx_1024_max),
1014 + ETHSW_MIB_RX_1024_1522 },
1015 + { "tx_1523_2047_oct", GEN_STAT(mib.tx_1523_2047),
1016 + ETHSW_MIB_RX_1523_2047 },
1017 + { "tx_2048_4095_oct", GEN_STAT(mib.tx_2048_4095),
1018 + ETHSW_MIB_RX_2048_4095 },
1019 + { "tx_4096_8191_oct", GEN_STAT(mib.tx_4096_8191),
1020 + ETHSW_MIB_RX_4096_8191 },
1021 + { "tx_8192_9728_oct", GEN_STAT(mib.tx_8192_9728),
1022 + ETHSW_MIB_RX_8192_9728 },
1023 + { "tx_oversize", GEN_STAT(mib.tx_ovr), ETHSW_MIB_RX_OVR },
1024 + { "tx_oversize_drop", GEN_STAT(mib.tx_ovr), ETHSW_MIB_RX_OVR_DISC },
1025 + { "tx_dropped", GEN_STAT(mib.tx_drop), ETHSW_MIB_RX_DROP },
1026 + { "tx_undersize", GEN_STAT(mib.tx_underrun), ETHSW_MIB_RX_UND },
1027 + { "tx_pause", GEN_STAT(mib.tx_pause), ETHSW_MIB_RX_PAUSE },
1029 + { "rx_good_octets", GEN_STAT(mib.rx_gd_octets), ETHSW_MIB_TX_ALL_OCT },
1030 + { "rx_broadcast", GEN_STAT(mib.rx_brdcast), ETHSW_MIB_TX_BRDCAST },
1031 + { "rx_multicast", GEN_STAT(mib.rx_mult), ETHSW_MIB_TX_MULT },
1032 + { "rx_unicast", GEN_STAT(mib.rx_unicast), ETHSW_MIB_TX_MULT },
1033 + { "rx_pause", GEN_STAT(mib.rx_pause), ETHSW_MIB_TX_PAUSE },
1034 + { "rx_dropped", GEN_STAT(mib.rx_drop), ETHSW_MIB_TX_DROP_PKTS },
1038 +#define BCM_ENETSW_STATS_LEN \
1039 + (sizeof(bcm_enetsw_gstrings_stats) / sizeof(struct bcm_enet_stats))
1041 +static void bcm_enetsw_get_strings(struct net_device *netdev,
1042 + u32 stringset, u8 *data)
1046 + switch (stringset) {
1047 + case ETH_SS_STATS:
1048 + for (i = 0; i < BCM_ENETSW_STATS_LEN; i++) {
1049 + memcpy(data + i * ETH_GSTRING_LEN,
1050 + bcm_enetsw_gstrings_stats[i].stat_string,
1057 +static int bcm_enetsw_get_sset_count(struct net_device *netdev,
1060 + switch (string_set) {
1061 + case ETH_SS_STATS:
1062 + return BCM_ENETSW_STATS_LEN;
1068 +static void bcm_enetsw_get_drvinfo(struct net_device *netdev,
1069 + struct ethtool_drvinfo *drvinfo)
1071 + strncpy(drvinfo->driver, bcm_enet_driver_name, 32);
1072 + strncpy(drvinfo->version, bcm_enet_driver_version, 32);
1073 + strncpy(drvinfo->fw_version, "N/A", 32);
1074 + strncpy(drvinfo->bus_info, "bcm63xx", 32);
1075 + drvinfo->n_stats = BCM_ENETSW_STATS_LEN;
1078 +static void bcm_enetsw_get_ethtool_stats(struct net_device *netdev,
1079 + struct ethtool_stats *stats,
1082 + struct bcm_enet_priv *priv;
1085 + priv = netdev_priv(netdev);
1087 + for (i = 0; i < BCM_ENETSW_STATS_LEN; i++) {
1088 + const struct bcm_enet_stats *s;
1093 + s = &bcm_enetsw_gstrings_stats[i];
1099 + lo = enetsw_readl(priv, ENETSW_MIB_REG(reg));
1100 + p = (char *)priv + s->stat_offset;
1102 + if (s->sizeof_stat == sizeof(u64)) {
1103 + hi = enetsw_readl(priv, ENETSW_MIB_REG(reg + 1));
1104 + *(u64 *)p = ((u64)hi << 32 | lo);
1110 + for (i = 0; i < BCM_ENETSW_STATS_LEN; i++) {
1111 + const struct bcm_enet_stats *s;
1114 + s = &bcm_enetsw_gstrings_stats[i];
1116 + if (s->mib_reg == -1)
1117 + p = (char *)&netdev->stats + s->stat_offset;
1119 + p = (char *)priv + s->stat_offset;
1121 + data[i] = (s->sizeof_stat == sizeof(u64)) ?
1122 + *(u64 *)p : *(u32 *)p;
1126 +static void bcm_enetsw_get_ringparam(struct net_device *dev,
1127 + struct ethtool_ringparam *ering)
1129 + struct bcm_enet_priv *priv;
1131 + priv = netdev_priv(dev);
1133 + /* rx/tx ring is actually only limited by memory */
1134 + ering->rx_max_pending = 8192;
1135 + ering->tx_max_pending = 8192;
1136 + ering->rx_mini_max_pending = 0;
1137 + ering->rx_jumbo_max_pending = 0;
1138 + ering->rx_pending = priv->rx_ring_size;
1139 + ering->tx_pending = priv->tx_ring_size;
1142 +static int bcm_enetsw_set_ringparam(struct net_device *dev,
1143 + struct ethtool_ringparam *ering)
1145 + struct bcm_enet_priv *priv;
1148 + priv = netdev_priv(dev);
1151 + if (netif_running(dev)) {
1152 + bcm_enetsw_stop(dev);
1156 + priv->rx_ring_size = ering->rx_pending;
1157 + priv->tx_ring_size = ering->tx_pending;
1159 + if (was_running) {
1162 + err = bcm_enetsw_open(dev);
1169 +static struct ethtool_ops bcm_enetsw_ethtool_ops = {
1170 + .get_strings = bcm_enetsw_get_strings,
1171 + .get_sset_count = bcm_enetsw_get_sset_count,
1172 + .get_ethtool_stats = bcm_enetsw_get_ethtool_stats,
1173 + .get_drvinfo = bcm_enetsw_get_drvinfo,
1174 + .get_ringparam = bcm_enetsw_get_ringparam,
1175 + .set_ringparam = bcm_enetsw_set_ringparam,
1178 +/* allocate netdevice, request register memory and register device. */
1179 +static int bcm_enetsw_probe(struct platform_device *pdev)
1181 + struct bcm_enet_priv *priv;
1182 + struct net_device *dev;
1183 + struct bcm63xx_enetsw_platform_data *pd;
1184 + struct resource *res_mem;
1185 + int ret, irq_rx, irq_tx;
1187 + /* stop if shared driver failed, assume driver->probe will be
1188 + * called in the same order we register devices (correct ?)
1190 + if (!bcm_enet_shared_base[0])
1193 + res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1194 + irq_rx = platform_get_irq(pdev, 0);
1195 + irq_tx = platform_get_irq(pdev, 1);
1196 + if (!res_mem || irq_rx < 0)
1200 + dev = alloc_etherdev(sizeof(*priv));
1203 + priv = netdev_priv(dev);
1204 + memset(priv, 0, sizeof(*priv));
1206 + /* initialize default and fetch platform data */
1207 + priv->enet_is_sw = true;
1208 + priv->irq_rx = irq_rx;
1209 + priv->irq_tx = irq_tx;
1210 + priv->rx_ring_size = BCMENET_DEF_RX_DESC;
1211 + priv->tx_ring_size = BCMENET_DEF_TX_DESC;
1212 + priv->dma_maxburst = BCMENETSW_DMA_MAXBURST;
1214 + pd = pdev->dev.platform_data;
1216 + memcpy(dev->dev_addr, pd->mac_addr, ETH_ALEN);
1217 + memcpy(priv->used_ports, pd->used_ports,
1218 + sizeof(pd->used_ports));
1219 + priv->num_ports = pd->num_ports;
1222 + ret = compute_hw_mtu(priv, dev->mtu);
1226 + if (!request_mem_region(res_mem->start, resource_size(res_mem),
1227 + "bcm63xx_enetsw")) {
1232 + priv->base = ioremap(res_mem->start, resource_size(res_mem));
1233 + if (priv->base == NULL) {
1235 + goto out_release_mem;
1238 + priv->mac_clk = clk_get(&pdev->dev, "enetsw");
1239 + if (IS_ERR(priv->mac_clk)) {
1240 + ret = PTR_ERR(priv->mac_clk);
1243 + clk_enable(priv->mac_clk);
1245 + priv->rx_chan = 0;
1246 + priv->tx_chan = 1;
1247 + spin_lock_init(&priv->rx_lock);
1249 + /* init rx timeout (used for oom) */
1250 + init_timer(&priv->rx_timeout);
1251 + priv->rx_timeout.function = bcm_enet_refill_rx_timer;
1252 + priv->rx_timeout.data = (unsigned long)dev;
1254 + /* register netdevice */
1255 + dev->netdev_ops = &bcm_enetsw_ops;
1256 + netif_napi_add(dev, &priv->napi, bcm_enet_poll, 16);
1257 + SET_ETHTOOL_OPS(dev, &bcm_enetsw_ethtool_ops);
1258 + SET_NETDEV_DEV(dev, &pdev->dev);
1260 + spin_lock_init(&priv->enetsw_mdio_lock);
1262 + ret = register_netdev(dev);
1266 + netif_carrier_off(dev);
1267 + platform_set_drvdata(pdev, dev);
1268 + priv->pdev = pdev;
1269 + priv->net_dev = dev;
1274 + clk_put(priv->mac_clk);
1277 + iounmap(priv->base);
1280 + release_mem_region(res_mem->start, resource_size(res_mem));
1287 +/* exit func, stops hardware and unregisters netdevice */
1288 +static int bcm_enetsw_remove(struct platform_device *pdev)
1290 + struct bcm_enet_priv *priv;
1291 + struct net_device *dev;
1292 + struct resource *res;
1294 + /* stop netdevice */
1295 + dev = platform_get_drvdata(pdev);
1296 + priv = netdev_priv(dev);
1297 + unregister_netdev(dev);
1299 + /* release device resources */
1300 + iounmap(priv->base);
1301 + res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1302 + release_mem_region(res->start, resource_size(res));
1304 + platform_set_drvdata(pdev, NULL);
1309 +struct platform_driver bcm63xx_enetsw_driver = {
1310 + .probe = bcm_enetsw_probe,
1311 + .remove = bcm_enetsw_remove,
1313 + .name = "bcm63xx_enetsw",
1314 + .owner = THIS_MODULE,
1318 +/* reserve & remap memory space shared between all macs */
1319 +static int bcm_enet_shared_probe(struct platform_device *pdev)
1321 + struct resource *res;
1322 + void __iomem *p[3];
1325 + memset(bcm_enet_shared_base, 0, sizeof(bcm_enet_shared_base));
1327 + for (i = 0; i < 3; i++) {
1328 + res = platform_get_resource(pdev, IORESOURCE_MEM, i);
1329 + p[i] = devm_ioremap_resource(&pdev->dev, res);
1334 + memcpy(bcm_enet_shared_base, p, sizeof(bcm_enet_shared_base));
1339 +static int bcm_enet_shared_remove(struct platform_device *pdev)
1344 +/* this "shared" driver is needed because both macs share a single
1347 +struct platform_driver bcm63xx_enet_shared_driver = {
1348 + .probe = bcm_enet_shared_probe,
1349 + .remove = bcm_enet_shared_remove,
1351 + .name = "bcm63xx_enet_shared",
1352 + .owner = THIS_MODULE,
1357 +static int __init bcm_enet_init(void)
1361 + ret = platform_driver_register(&bcm63xx_enet_shared_driver);
1365 + ret = platform_driver_register(&bcm63xx_enet_driver);
1367 + platform_driver_unregister(&bcm63xx_enet_shared_driver);
1369 + ret = platform_driver_register(&bcm63xx_enetsw_driver);
1371 + platform_driver_unregister(&bcm63xx_enet_driver);
1372 + platform_driver_unregister(&bcm63xx_enet_shared_driver);
1377 @@ -1962,6 +2876,7 @@ static int __init bcm_enet_init(void)
1378 static void __exit bcm_enet_exit(void)
1380 platform_driver_unregister(&bcm63xx_enet_driver);
1381 + platform_driver_unregister(&bcm63xx_enetsw_driver);
1382 platform_driver_unregister(&bcm63xx_enet_shared_driver);
1385 --- a/drivers/net/ethernet/broadcom/bcm63xx_enet.h
1386 +++ b/drivers/net/ethernet/broadcom/bcm63xx_enet.h
1389 /* maximum burst len for dma (4 bytes unit) */
1390 #define BCMENET_DMA_MAXBURST 16
1391 +#define BCMENETSW_DMA_MAXBURST 8
1393 /* tx transmit threshold (4 bytes unit), fifo is 256 bytes, the value
1394 * must be low enough so that a DMA transfer of above burst length can
1396 #define ETH_MIB_RX_CNTRL 54
1400 + * SW MIB Counters register definitions
1402 +#define ETHSW_MIB_TX_ALL_OCT 0
1403 +#define ETHSW_MIB_TX_DROP_PKTS 2
1404 +#define ETHSW_MIB_TX_QOS_PKTS 3
1405 +#define ETHSW_MIB_TX_BRDCAST 4
1406 +#define ETHSW_MIB_TX_MULT 5
1407 +#define ETHSW_MIB_TX_UNI 6
1408 +#define ETHSW_MIB_TX_COL 7
1409 +#define ETHSW_MIB_TX_1_COL 8
1410 +#define ETHSW_MIB_TX_M_COL 9
1411 +#define ETHSW_MIB_TX_DEF 10
1412 +#define ETHSW_MIB_TX_LATE 11
1413 +#define ETHSW_MIB_TX_EX_COL 12
1414 +#define ETHSW_MIB_TX_PAUSE 14
1415 +#define ETHSW_MIB_TX_QOS_OCT 15
1417 +#define ETHSW_MIB_RX_ALL_OCT 17
1418 +#define ETHSW_MIB_RX_UND 19
1419 +#define ETHSW_MIB_RX_PAUSE 20
1420 +#define ETHSW_MIB_RX_64 21
1421 +#define ETHSW_MIB_RX_65_127 22
1422 +#define ETHSW_MIB_RX_128_255 23
1423 +#define ETHSW_MIB_RX_256_511 24
1424 +#define ETHSW_MIB_RX_512_1023 25
1425 +#define ETHSW_MIB_RX_1024_1522 26
1426 +#define ETHSW_MIB_RX_OVR 27
1427 +#define ETHSW_MIB_RX_JAB 28
1428 +#define ETHSW_MIB_RX_ALIGN 29
1429 +#define ETHSW_MIB_RX_CRC 30
1430 +#define ETHSW_MIB_RX_GD_OCT 31
1431 +#define ETHSW_MIB_RX_DROP 33
1432 +#define ETHSW_MIB_RX_UNI 34
1433 +#define ETHSW_MIB_RX_MULT 35
1434 +#define ETHSW_MIB_RX_BRDCAST 36
1435 +#define ETHSW_MIB_RX_SA_CHANGE 37
1436 +#define ETHSW_MIB_RX_FRAG 38
1437 +#define ETHSW_MIB_RX_OVR_DISC 39
1438 +#define ETHSW_MIB_RX_SYM 40
1439 +#define ETHSW_MIB_RX_QOS_PKTS 41
1440 +#define ETHSW_MIB_RX_QOS_OCT 42
1441 +#define ETHSW_MIB_RX_1523_2047 44
1442 +#define ETHSW_MIB_RX_2048_4095 45
1443 +#define ETHSW_MIB_RX_4096_8191 46
1444 +#define ETHSW_MIB_RX_8192_9728 47
1447 struct bcm_enet_mib_counters {
1456 @@ -97,7 +147,12 @@ struct bcm_enet_mib_counters {
1469 @@ -114,6 +169,7 @@ struct bcm_enet_mib_counters {
1477 @@ -197,6 +253,9 @@ struct bcm_enet_priv {
1478 /* number of dma desc in tx ring */
1481 + /* maximum dma burst size */
1484 /* cpu view of rx dma ring */
1485 struct bcm_enet_desc *tx_desc_cpu;
1487 @@ -269,6 +328,18 @@ struct bcm_enet_priv {
1489 /* maximum hardware transmit/receive size */
1490 unsigned int hw_mtu;
1494 + /* port mapping for switch devices */
1496 + struct bcm63xx_enetsw_port used_ports[ENETSW_MAX_PORT];
1497 + int sw_port_link[ENETSW_MAX_PORT];
1499 + /* used to poll switch port state */
1500 + struct timer_list swphy_poll;
1501 + spinlock_t enetsw_mdio_lock;
1505 #endif /* ! BCM63XX_ENET_H_ */